Delta Multi-Stage Interconnection Networks for Scalable Wireless On-Chip Communication

被引:7
|
作者
Mnejja, Sirine [1 ]
Aydi, Yassine [1 ]
Abid, Mohamed [1 ]
Monteleone, Salvatore [2 ,3 ]
Catania, Vincenzo [4 ]
Palesi, Maurizio [4 ]
Patti, Davide [4 ]
机构
[1] Natl Engn Sch Sfax, CES Lab, Sfax 3038, Tunisia
[2] CY Cergy Paris Univ, CY Adv Studies, 8051 CNRS, F-95000 Cergy, France
[3] CY Cergy Paris Univ, ETIS Lab, 8051 CNRS, F-95000 Cergy, France
[4] Univ Catania, Dept Elect Elect & Comp Engn, I-95125 Catania, Italy
关键词
on-chip communication; Delta MINs; wireless; NoC; energy; simulation; DESIGN; NOC;
D O I
10.3390/electronics9060913
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The Network-on-Chip (NoC) paradigm emerged as a viable solution to provide an efficient and scalable communication backbone for next-generation Multiprocessor Systems-on-Chip. As the number of integrated cores keeps growing, alternatives to the traditional multi-hop wired NoCs, such as wireless Networks-on-Chip (WiNoCs), have been proposed to provide long-range communications in a single hop. In this work, we propose and analyze the integration of the Delta Multistage Interconnection Network (MINs) as a backbone for wireless-enabled NoCs. After extending the well-known Noxim platform to implement a cycle-accurate model of a wireless Delta MIN, we perform a comprehensive set of SystemC simulations to analyze how wireless-augmented Delta MINs can potentially lead to an improvement in both average delay and saturation. Further, we compare the results obtained with traditional mesh-based topologies, reporting energy profiles that show an overall energy cost reduced on both wired/wireless scenarios.
引用
收藏
页码:1 / 19
页数:19
相关论文
共 50 条
  • [1] New layouts for multi-stage interconnection networks
    Cahit, I
    Adalier, A
    [J]. NETWORKING - ICN 2005, PT 1, 2005, 3420 : 842 - 848
  • [2] On-chip interconnection networks of the trips chip
    Gratz, Paul
    Kim, Changkyu
    Sankaralingam, Karthikeyan
    Hanson, Heather
    Shivakumar, Premkishore
    Keckler, Stephen W.
    Burger, Doug
    [J]. IEEE MICRO, 2007, 27 (05) : 41 - 50
  • [3] Benchmarking of on-chip interconnection networks
    Wiklund, D
    Sathe, S
    Liu, D
    [J]. 16TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, 2004, : 621 - 624
  • [4] Comparative evaluation of hypermesh and multi-stage interconnection networks
    OuldKhaoua, M
    Mackenzie, LM
    Sotudeh, R
    [J]. COMPUTER JOURNAL, 1996, 39 (03): : 232 - 240
  • [5] On-chip wireless interconnection with integrated antennas
    Kim, K
    Yoon, H
    O, KK
    [J]. INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, : 485 - 488
  • [6] Stability analysis of on-chip multi-stage RF power amplifiers
    Unterweissacher, Martin
    Mertens, Koen
    Brandtner, Thomas
    Pribyl, Wolfgang
    [J]. 2007 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2007, : 471 - +
  • [7] Integrated Coupled Multi-Stage Plasmonic Resonator for On-Chip Sensing
    Kotb, Rehab
    Ismail, Yehea
    Swillam, Mohamed A.
    [J]. NANOPHOTONICS V, 2014, 9126
  • [8] On a Stable Matching Problem of Hybrid Multi-stage Interconnection Networks
    Nitin, Nitin
    Verma, Ruchi
    [J]. 2009 THIRD ASIA INTERNATIONAL CONFERENCE ON MODELLING & SIMULATION, VOLS 1 AND 2, 2009, : 590 - 595
  • [9] Research challenges for on-chip interconnection networks
    Owens, John D.
    Dally, William J.
    Ho, Ron
    Jayasimha, D. N.
    Keckler, Stephen W.
    Peh, Li-Shiuan
    [J]. IEEE MICRO, 2007, 27 (05) : 96 - 108
  • [10] EVALUATION OF ON-CHIP STATIC INTERCONNECTION NETWORKS
    MAZUMDER, P
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1987, 36 (03) : 365 - 369