Comparative evaluation of hypermesh and multi-stage interconnection networks

被引:14
|
作者
OuldKhaoua, M [1 ]
Mackenzie, LM [1 ]
Sotudeh, R [1 ]
机构
[1] UNIV GLASGOW, DEPT COMP SCI, GLASGOW G12 8QQ, LANARK, SCOTLAND
来源
COMPUTER JOURNAL | 1996年 / 39卷 / 03期
关键词
D O I
10.1093/comjnl/39.3.232
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In a multicomputer network, the channel bandwidth is greatly constrained by implementation technology. Two important constraints have been identified in the literature, each appropriate for a particular technology: wiring density limits dominate in VLSI and pin-out in multiple-chip implementations. Most existing interconnection networks are categorized as either direct or indirect (multi-stage) topologies, the mesh and binary n-cube being examples of the former category, the omega and banyan networks of the latter. This paper argues that direct networks based on hypergraph topologies have characteristics which make them particularly appropriate for use in future high-performance parallel systems. The authors have recently introduced a regular multi-dimensional hypergraph network called the Distributed Crossbar Switch Hypermesh (DCSH), which has: topological properties that permit a relaxation of bandwidth constraints, and which has important topological and performance advantages over direct graph networks, This paper compares the DCSH to multi-stage networks, under both VLSI and multiple-chip technological constraints. The results suggest that in both cases, with a realistic model which includes routing delays through intermediate nodes, the DCSH exhibits superior performance across a wide range of traffic loads.
引用
收藏
页码:232 / 240
页数:9
相关论文
共 50 条
  • [1] New layouts for multi-stage interconnection networks
    Cahit, I
    Adalier, A
    NETWORKING - ICN 2005, PT 1, 2005, 3420 : 842 - 848
  • [2] On a Stable Matching Problem of Hybrid Multi-stage Interconnection Networks
    Nitin, Nitin
    Verma, Ruchi
    2009 THIRD ASIA INTERNATIONAL CONFERENCE ON MODELLING & SIMULATION, VOLS 1 AND 2, 2009, : 590 - 595
  • [3] Performance evaluation of generic multi-stage interconnection networks with blocking and back-pressure mechanism
    Mohammad Amiri-Zarandi
    Farshad Safaei
    Milad Roozikhar
    The Journal of Supercomputing, 2015, 71 : 1038 - 1066
  • [4] Performance evaluation of generic multi-stage interconnection networks with blocking and back-pressure mechanism
    Amiri-Zarandi, Mohammad
    Safaei, Farshad
    Roozikhar, Milad
    JOURNAL OF SUPERCOMPUTING, 2015, 71 (03): : 1038 - 1066
  • [5] Performance analysis of multi-stage interconnection networks with deterministic service times
    Reijns, G.L.
    Van Gemund, A.J.C.
    Gautama, H.
    Parallel Processing Letters, 2001, 11 (01) : 109 - 123
  • [6] On the design of hypermesh interconnection networks for multicomputers
    Ould-Khaoua, M
    Mackenzie, LM
    JOURNAL OF SYSTEMS ARCHITECTURE, 2000, 46 (09) : 779 - 792
  • [7] Delta Multi-Stage Interconnection Networks for Scalable Wireless On-Chip Communication
    Mnejja, Sirine
    Aydi, Yassine
    Abid, Mohamed
    Monteleone, Salvatore
    Catania, Vincenzo
    Palesi, Maurizio
    Patti, Davide
    ELECTRONICS, 2020, 9 (06) : 1 - 19
  • [8] 3-Disjoint Paths Fault-Tolerant Multi-stage Interconnection Networks
    Rastogi, Ravi
    Verma, Rohit
    Nitin
    Chauhan, Durg Singh
    ADVANCES IN COMPUTING AND COMMUNICATIONS, PT I, 2011, 190 : 21 - +
  • [9] Design of architecture of multicomputers system with multi-stage optical interconnection
    Li, Zhitang
    Xiaoxing Weixing Jisuanji Xitong/Mini-Micro Systems, 1997, 18 (02): : 21 - 25
  • [10] Multi-stage interconnection network layouts suitable for photonic switching
    Cahit, I
    Adalier, A
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED PROCESSING TECHNIQUES AND APPLICATIONS, VOLS I-V, 2000, : 920 - 924