A New Multi-site Test for System-on-Chip Using Multi-site Star Test Architecture

被引:4
|
作者
Han, Dongkwan [1 ]
Lee, Yong [1 ]
Kang, Sungho [1 ]
机构
[1] Yonsei Univ, Dept Elect & Elect Engn, Seoul 120749, South Korea
基金
新加坡国家研究基金会;
关键词
Multi-site test; reduced pin count test; test cost reduction; TEST INFRASTRUCTURE; TEST METHODOLOGY; DESIGN;
D O I
10.4218/etrij.14.0113.0469
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As the system-on-chip (SoC) design becomes more complex, the test costs are increasing. One of the main obstacles of a test cost reduction is the limited number of test channels of the ATE while the number of pins in the design increases. To overcome this problem, a new test architecture using a channel sharing compliant with IEEE Standard 1149.1 and 1500 is proposed. It can significantly reduce the pin count for testing a SoC design. The test input data is transmitted using a test access mechanism composed of only input pins. A single test data output pin is used to measure the sink values. The experimental results show that the proposed architecture not only increases the number of sites to be tested simultaneously, but also reduces the test time. In addition, the yield loss owing to the proven contact problems can be reduced. Using the new architecture, it is possible to achieve a large test time and cost reduction for complex SoC designs with negligible design and test overheads.
引用
收藏
页码:293 / 300
页数:8
相关论文
共 50 条
  • [1] Multi-site evaluation of a new home test for fructosamine
    Deeb, LC
    Callahan, P
    [J]. DIABETES, 2000, 49 : A356 - A356
  • [2] Combining Adaptive Alternate Test and Multi-Site
    Leger, Gildas
    [J]. 2015 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2015, : 1389 - 1394
  • [3] On-chip test infrastructure design for optimal multi-site testing of system chips
    Goel, SK
    Marinissen, EJ
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 44 - 49
  • [4] Optimisation of on-chip design-for-test infrastructure for maximal multi-site test throughput
    Goel, SK
    Marinissen, EJ
    [J]. IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2005, 152 (03): : 442 - 456
  • [5] Address RF Multi-site Test Efficiency Challenge
    Ge, Liang
    [J]. CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2010 (CSTIC 2010), 2010, 27 (01): : 191 - 196
  • [6] Advanced Low Pin Count Test Architecture for Efficient Multi-Site Testing
    Seo, Sungyoul
    Lee, Young-Woo
    Lim, Hyeonchan
    Kang, Sungho
    [J]. IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2020, 33 (03) : 391 - 403
  • [7] Test economics for multi-site test with modern cost reduction techniques
    Volkerink, EH
    Khoche, A
    Rivoir, J
    Hilliges, KD
    [J]. 20TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2002, : 411 - 416
  • [8] Multi-site coordination using a multi-agent system
    Monteiro, Thibaud
    Roy, Daniel
    Anciaux, Didier
    [J]. COMPUTERS IN INDUSTRY, 2007, 58 (04) : 367 - 377
  • [9] Algorithms for ADC Multi-site Test with Digital Input Stimulus
    Sheng, Xiaoqin
    Kerkhoff, Hans
    Zjajo, Amir
    Gronthoud, Guido
    [J]. ETS 2009: EUROPEAN TEST SYMPOSIUM, PROCEEDINGS, 2009, : 45 - +
  • [10] A Multi-Site Test Solution for Quadrature Modulation RF Transceivers
    Erdogan, Erdem S.
    Ozev, Sule
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (09) : 1421 - 1425