An LOCV-based Static Timing Analysis Considering Spatial Correlations of Power Supply Variations

被引:0
|
作者
Kobayashi, Susumu [1 ]
Horiuchi, Kenichi [1 ]
机构
[1] Renesas Elect Corp, Technol Dev Unit, Platform Integrat Div, Tokyo, Japan
关键词
static timing analysis; power supply variation; OCV;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
As the operating frequency of LSI becomes higher and the power supply voltage becomes lower, the on-chip power supply variation has become a dominant factor which influences the signal delay of the circuits. The static timing analysis (STA) considering on-chip power supply variations (IR-drop) is therefore one of the most crucial issues in the LSI designs nowadays. We propose an efficient STA method to consider on chip power supply variations in the static timing analysis by utilizing the spatial correlations of IR-drop. The proposed method is based on the widely-used technique in STA considering OCV (on-chip variations), which is called LOCV (Location-based OCV) technique, and therefore our method is easy to be incorporated into the existing timing analysis flow. The proposed method is evaluated by using test data including H-tree clock structure with various on-chip IR-drop distributions. The experimental results show that the proposed method can reduce the design margin with respect to power supply variations by 685% (47% on the average) compared with the conventional practical approach with a constant OCV derating factor, while requiring no additional computation cost in the static timing analysis. Thus the proposed method can contribute to a fast timing closure considering on-chip power supply variations.
引用
收藏
页码:559 / 562
页数:4
相关论文
共 50 条
  • [41] Power supply selective mapping for accurate timing analysis
    Graziano, M
    Forzan, C
    Pandini, D
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2005, 3728 : 267 - 276
  • [42] Power Supply Selective Mapping for Accurate Timing Analysis
    Forzan, Cristiano
    Pandini, Davide
    Graziano, Mariagrazia
    JOURNAL OF LOW POWER ELECTRONICS, 2006, 2 (01) : 105 - 112
  • [43] Timing-Based Placement Considering Uncertainty Due to Process Variations
    Mahalingam, Venkataraman
    Ranganathan, Nagarajan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (06) : 1007 - 1011
  • [44] Power grid analysis and verification considering temperature variations
    Haghdad, Kian
    Jaffari, Javid
    Anis, Mohab
    MICROELECTRONICS JOURNAL, 2012, 43 (03) : 189 - 197
  • [45] Stochastic power grid analysis considering process variations
    Ghanta, P
    Vrudhula, S
    Panda, R
    Wang, J
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 964 - 969
  • [46] Statistical Full-Chip Dynamic Power Estimation Considering Spatial Correlations
    Hao, Zhigang
    Shen, Ruijing
    Tan, Sheldon X. -D.
    Liu, Bao
    Shi, Guoyong
    Cai, Yici
    2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, : 677 - 682
  • [47] Research on Static Characteristics of SiC Power MOSFETs for Switching Power Supply Based on Experimental Data Analysis
    Zhang, Wen
    Ao, Liang
    Liu, Yanmin
    Tang, Yidan
    Zhou, Yuanyuan
    Wang, Ping
    2024 IEEE 2ND INTERNATIONAL CONFERENCE ON POWER SCIENCE AND TECHNOLOGY, ICPST 2024, 2024, : 1125 - 1129
  • [48] Pattern Generation for Post-Silicon Timing Validation Considering Power Supply Noise
    Zhang, Tengteng
    Gao, Yukun
    Walker, D. M. H.
    2014 IEEE 23RD NORTH ATLANTIC TEST WORKSHOP (NATW), 2014, : 61 - 64
  • [49] Analysis of power supply noise in the presence of process variations
    Ghanta, Praveen
    Vrudhula, Sarma
    IEEE DESIGN & TEST OF COMPUTERS, 2007, 24 (03): : 256 - 266
  • [50] Scaling Analysis of Yield Optimization Considering Supply and Threshold Voltage Variations
    Haghdad, Kian
    Anis, Mohab
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 3665 - 3668