An LOCV-based Static Timing Analysis Considering Spatial Correlations of Power Supply Variations

被引:0
|
作者
Kobayashi, Susumu [1 ]
Horiuchi, Kenichi [1 ]
机构
[1] Renesas Elect Corp, Technol Dev Unit, Platform Integrat Div, Tokyo, Japan
关键词
static timing analysis; power supply variation; OCV;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
As the operating frequency of LSI becomes higher and the power supply voltage becomes lower, the on-chip power supply variation has become a dominant factor which influences the signal delay of the circuits. The static timing analysis (STA) considering on-chip power supply variations (IR-drop) is therefore one of the most crucial issues in the LSI designs nowadays. We propose an efficient STA method to consider on chip power supply variations in the static timing analysis by utilizing the spatial correlations of IR-drop. The proposed method is based on the widely-used technique in STA considering OCV (on-chip variations), which is called LOCV (Location-based OCV) technique, and therefore our method is easy to be incorporated into the existing timing analysis flow. The proposed method is evaluated by using test data including H-tree clock structure with various on-chip IR-drop distributions. The experimental results show that the proposed method can reduce the design margin with respect to power supply variations by 685% (47% on the average) compared with the conventional practical approach with a constant OCV derating factor, while requiring no additional computation cost in the static timing analysis. Thus the proposed method can contribute to a fast timing closure considering on-chip power supply variations.
引用
收藏
页码:559 / 562
页数:4
相关论文
共 50 条
  • [31] A general framework for accurate statistical timing analysis considering correlations
    Khandelwal, V
    Srivastava, A
    42nd Design Automation Conference, Proceedings 2005, 2005, : 89 - 94
  • [32] Statistical timing analysis with path reconvergence and spatial correlations
    Zhang, Lizheng
    Hu, Yuhen
    Chen, Charlie Chung-Ping
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 526 - +
  • [33] Accurate Static Timing Analysis considering Crosstalk Noise Effect
    Lee, Hyungwoo
    Kim, Juho
    IECON 2004: 30TH ANNUAL CONFERENCE OF IEEE INDUSTRIAL ELECTRONICS SOCIETY, VOL 3, 2004, : 2122 - 2125
  • [34] DVFS Considering Spatial Correlation Timing and Process-Voltage-Temperature Variations
    Lin, Tung-Liang
    Chen, Sao-Jie
    2020 IEEE 33RD INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2020, : 141 - 146
  • [35] Statistical Timing Analysis Considering Clock Jitter and Skew due to Power Supply Noise and Process Variation
    Enami, Takashi
    Ninomiya, Shinyu
    Shinkai, Ken-ichi
    Abe, Shinya
    Hashimoto, Masanori
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2010, E93A (12) : 2399 - 2408
  • [36] Pattern generation for delay testing and dynamic timing analysis considering power-supply noise effects
    Krstic, A
    Jiang, YM
    Cheng, KT
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2001, 20 (03) : 416 - 425
  • [37] Full-chip analysis of leakage power under process variations, including spatial correlations
    Chang, H
    Sapatnekar, SS
    42ND DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2005, 2005, : 523 - 528
  • [38] Full chip leakage estimation considering power supply and temperature variations
    Su, HH
    Liu, F
    Devgan, A
    Acar, E
    Nassif, S
    ISLPED'03: PROCEEDINGS OF THE 2003 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2003, : 78 - 83
  • [39] Statistical analysis of power grid networks considering lognormal leakage current variations with spatial correlation
    Mi, Ning
    Fan, Jeffrey
    Tan, Sheldon X. -D.
    PROCEEDINGS 2006 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2007, : 56 - 62
  • [40] Statistical static timing analysis considering process variation model uncertainty
    Yu, Guo
    Dong, Wei
    Feng, Zhuo
    Li, Peng
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (10) : 1880 - 1890