An LOCV-based Static Timing Analysis Considering Spatial Correlations of Power Supply Variations

被引:0
|
作者
Kobayashi, Susumu [1 ]
Horiuchi, Kenichi [1 ]
机构
[1] Renesas Elect Corp, Technol Dev Unit, Platform Integrat Div, Tokyo, Japan
关键词
static timing analysis; power supply variation; OCV;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
As the operating frequency of LSI becomes higher and the power supply voltage becomes lower, the on-chip power supply variation has become a dominant factor which influences the signal delay of the circuits. The static timing analysis (STA) considering on-chip power supply variations (IR-drop) is therefore one of the most crucial issues in the LSI designs nowadays. We propose an efficient STA method to consider on chip power supply variations in the static timing analysis by utilizing the spatial correlations of IR-drop. The proposed method is based on the widely-used technique in STA considering OCV (on-chip variations), which is called LOCV (Location-based OCV) technique, and therefore our method is easy to be incorporated into the existing timing analysis flow. The proposed method is evaluated by using test data including H-tree clock structure with various on-chip IR-drop distributions. The experimental results show that the proposed method can reduce the design margin with respect to power supply variations by 685% (47% on the average) compared with the conventional practical approach with a constant OCV derating factor, while requiring no additional computation cost in the static timing analysis. Thus the proposed method can contribute to a fast timing closure considering on-chip power supply variations.
引用
收藏
页码:559 / 562
页数:4
相关论文
共 50 条
  • [11] Statistical timing analysis for intra-die process variations with spatial correlations
    Agarwal, A
    Blaauw, D
    Zolotov, V
    ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2003, : 900 - 907
  • [12] Statistical Static Timing Analysis Considering Leakage Variability in Power Gated Designs
    Anderson, Michael J.
    Davoodi, Azadeh
    Lee, Jungseob
    Sinkar, Abhishek
    Kim, Nam Sung
    ISLPED 09, 2009, : 57 - 62
  • [13] Timing yield analysis considering process-induced temperature and supply voltage variations
    Haghdad, Kian
    Anis, Mohab
    MICROELECTRONICS JOURNAL, 2012, 43 (12) : 956 - 961
  • [14] Modeling temporal and spatial power supply voltage variation for timing analysis
    Chen, H
    Ostapko, D
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2004, 3254 : 809 - 818
  • [15] Statistical timing analysis considering spatial correlations using a single pert-like traversal
    Chang, HL
    Sapatnekar, SS
    ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2003, : 621 - 625
  • [16] Statistical timing analysis under spatial correlations
    Chang, HL
    Sapatnekar, SS
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (09) : 1467 - 1482
  • [17] Statistical Timing Analysis Considering Spatially and Temporally Correlated Dynamic Power Supply Noise
    Enami, Takashi
    Ninomiya, Shinyu
    Hashimoto, Masanori
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, 28 (04) : 541 - 553
  • [18] Statistical Timing Analysis Considering Spatially and Temporally Correlated Dynamic Power Supply Noise
    Enami, Takashi
    Ninomiya, Shinyu
    Hashimoto, Masanori
    ISPD'08: PROCEEDINGS OF THE 2008 ACM INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN, 2008, : 160 - 167
  • [19] Statistical timing analysis considering spatially and temporally correlated dynamic power supply noise
    Enami, Takashi
    Ninomiya, Shinyu
    Hashimoto, Masanori
    IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2009, 28 (01) : 541 - 553
  • [20] Path Selection Based On Static Timing Analysis Considering Input Necessary Assignments
    Yao, Bo
    Sinha, Arani
    Pomeranz, Irith
    2013 IEEE 31ST VLSI TEST SYMPOSIUM (VTS), 2013,