Pattern Generation for Post-Silicon Timing Validation Considering Power Supply Noise

被引:1
|
作者
Zhang, Tengteng [1 ]
Gao, Yukun [1 ]
Walker, D. M. H. [1 ]
机构
[1] Texas A&M Univ, Dept Comp Sci & Engn, College Stn, TX 77843 USA
关键词
pseudo functional test; power supply noise; post-silicon validation;
D O I
10.1109/NATW.2014.21
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, we address the problem of automatic test pattern generation for understanding circuit timing sensitivity to power supply noise (PSN) during post-silicon validation. Pseudo functional test patterns targeting the longest paths captured by each flip-flop are first generated. To determine the sensitivity to on-chip noise, the patterns are intelligently filled to achieve the desired PSN level. Our previous PSN control scheme is enhanced to consider both spatial and temporal information for better correlation with functional PSN. These patterns can be used to understand timing sensitivity in post-silicon validation by repeatedly applying the path delay test while sweeping the PSN experienced by the path from low to high.
引用
收藏
页码:61 / 64
页数:4
相关论文
共 50 条
  • [1] Path selection and pattern generation for dynamic timing analysis considering power supply noise effects
    Liou, JJ
    Krstic, A
    Jiang, YM
    Cheng, KT
    ICCAD - 2000 : IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, 2000, : 493 - 496
  • [2] Random Pattern Generation for Post-Silicon Validation of DDR3 SDRAM
    Yang, Hao-Yu
    Kuo, Shih-Hua
    Huang, Tzu-Hsuan
    Chen, Chi-Hung
    Lin, Chris
    Chao, Mango C. -T.
    2015 IEEE 33RD VLSI TEST SYMPOSIUM (VTS), 2015,
  • [3] Pattern Generation for Understanding Timing Sensitivity to Power Supply Noise
    Tengteng Zhang
    Yukun Gao
    D. M. H. Walker
    Journal of Electronic Testing, 2015, 31 : 99 - 106
  • [4] Pattern Generation for Understanding Timing Sensitivity to Power Supply Noise
    Zhang, Tengteng
    Gao, Yukun
    Walker, D. M. H.
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2015, 31 (01): : 99 - 106
  • [5] Pattern generation for delay testing and dynamic timing analysis considering power-supply noise effects
    Krstic, A
    Jiang, YM
    Cheng, KT
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2001, 20 (03) : 416 - 425
  • [6] On-Chip Stimuli Generation for Post-Silicon Validation
    Nicolici, Nicola
    2012 IEEE INTERNATIONAL HIGH LEVEL DESIGN VALIDATION AND TEST WORKSHOP (HLDVT), 2012, : 108 - 109
  • [7] Concurrent Generation of Concurrent Programs for Post-Silicon Validation
    Adir, Allon
    Nahir, Amir
    Ziv, Avi
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2012, 31 (08) : 1297 - 1302
  • [8] A path-based methodology for post-silicon timing validation
    Lee, L
    Wang, LC
    Mak, TM
    Cheng, KT
    ICCAD-2004: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2004, : 713 - 720
  • [9] On Error Modeling of Electrical Bugs for Post-Silicon Timing Validation
    Gao, Ming
    Lisherness, Peter
    Cheng, Kwang-Ting
    Liou, Jing-Jia
    2012 17TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2012, : 701 - 706
  • [10] On automated trigger event generation in post-silicon validation
    Ko, Ho Fai
    Nicolici, Nicola
    2008 DESIGN, AUTOMATION AND TEST IN EUROPE, VOLS 1-3, 2008, : 1328 - 1331