Pattern Generation for Post-Silicon Timing Validation Considering Power Supply Noise

被引:1
|
作者
Zhang, Tengteng [1 ]
Gao, Yukun [1 ]
Walker, D. M. H. [1 ]
机构
[1] Texas A&M Univ, Dept Comp Sci & Engn, College Stn, TX 77843 USA
关键词
pseudo functional test; power supply noise; post-silicon validation;
D O I
10.1109/NATW.2014.21
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, we address the problem of automatic test pattern generation for understanding circuit timing sensitivity to power supply noise (PSN) during post-silicon validation. Pseudo functional test patterns targeting the longest paths captured by each flip-flop are first generated. To determine the sensitivity to on-chip noise, the patterns are intelligently filled to achieve the desired PSN level. Our previous PSN control scheme is enhanced to consider both spatial and temporal information for better correlation with functional PSN. These patterns can be used to understand timing sensitivity in post-silicon validation by repeatedly applying the path delay test while sweeping the PSN experienced by the path from low to high.
引用
收藏
页码:61 / 64
页数:4
相关论文
共 50 条
  • [21] Post-Silicon Validation based on synthetic test patterns for early detection of timing anomalies
    Garcia-Espinosa, Eduardo
    Longoria-Gandara, Omar
    Gonzalez-Garcia, Enrique
    Veloz-Guerrero, Arturo
    2018 IEEE 19TH LATIN-AMERICAN TEST SYMPOSIUM (LATS), 2018,
  • [22] In-System Constrained-Random Stimuli Generation for Post-Silicon Validation
    Kinsman, Adam B.
    Ko, Ho Fai
    Nicolici, Nicola
    PROCEEDINGS INTERNATIONAL TEST CONFERENCE 2012, 2012,
  • [23] On Supporting Sequential Constraints for On-Chip Generation of Post-Silicon Validation Stimuli
    Shi, Xiaobing
    Nicolici, Nicola
    2014 IEEE 23RD ASIAN TEST SYMPOSIUM (ATS), 2014, : 107 - 112
  • [24] Constrained Signal Selection for Post-Silicon Validation
    Basu, Kanad
    Mishra, Prabhat
    Patra, Priyadarsan
    2012 IEEE INTERNATIONAL HIGH LEVEL DESIGN VALIDATION AND TEST WORKSHOP (HLDVT), 2012, : 71 - 75
  • [25] Signal Selection Heuristics for Post-Silicon Validation
    Tummala, Suprajaa
    Liu, Xiaobang
    Vemuri, Ranga
    PROCEEDINGS OF THE TWENTYFIRST INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2020), 2020, : 401 - 407
  • [26] Efficient Hierarchical Post-Silicon Validation and Debug
    Kalimuthu, Pandy
    Basu, Kanad
    Schafer, Benjamin Carrion
    2021 34TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2021 20TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID & ES 2021), 2021, : 258 - 263
  • [27] On Multiplexed Signal Tracing for Post-Silicon Validation
    Liu, Xiao
    Xu, Qiang
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (05) : 748 - 759
  • [28] Reaching Coverage Closure in Post-silicon Validation
    Adir, Allon
    Nahir, Amir
    Ziv, Avi
    Meissner, Charles
    Schumann, John
    HARDWARE AND SOFTWARE: VERIFICATION AND TESTING, 2011, 6504 : 60 - +
  • [29] Post-Silicon Validation of Multiprocessor Memory Consistency
    Mammo, Biruk W.
    Bertacco, Valeria
    DeOrio, Andrew
    Wagner, Ilya
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2015, 34 (06) : 1027 - 1037
  • [30] Pattern generation and estimation for power supply noise analysis
    Nourani, M
    Tehranipoor, M
    Ahmed, N
    23RD IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2005, : 439 - 444