Statistical Full-Chip Dynamic Power Estimation Considering Spatial Correlations

被引:0
|
作者
Hao, Zhigang [1 ,2 ]
Shen, Ruijing [2 ]
Tan, Sheldon X. -D. [2 ]
Liu, Bao [3 ]
Shi, Guoyong [1 ]
Cai, Yici [4 ]
机构
[1] Shanghai Jiao Tong Univ, Sch Microelect, Shanghai 200240, Peoples R China
[2] Univ Calif Riverside, Dept Comp Sci, Riverside, CA 92521 USA
[3] Univ Texas San Antonio, Dept Elect & Comp Engn, San Antonio, TX 78249 USA
[4] Tsinghua Univ, Dept Comp Sci & Technol, Beijing 100084, Peoples R China
基金
中国国家自然科学基金;
关键词
DENSITY;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Estimating the dynamic powers is crucial for power and energy efficient chip designs. With increasing variability from manufacture processes, dynamic powers can manifest significant variations due to uncertainties in device geometry and delay variations. In this paper, we propose a new statistical dynamic power estimation method considering the spatial correlation in process variation. We first show that channel length variation have significant impacts on the dynamic power of a gate. To consider the spatial correlation of channel length variation, we adopt a newly proposed spatial correlation model where a new set of uncorrelated variables are defined over virtual grids to represent the original physical random variables by least-square fitting. To compute the statistical dynamic power of a gate on the new set of variables, the new method applies the orthogonal polynomials based method. We use the segment-based statistical power method to consider impacts of the glitch variations on dynamic powers. The orthogonal polynomial of a statistical gate power is computed based on switching segment probabilities. The total full chip dynamic power expressions are then computed by summing up resulting orthogonal polynomials (their coefficients). Experimental results show that the proposed method has about 53X speedup over recently proposed statistical dynamic power analysis method and many orders of magnitudes over the Monte Carlo method.
引用
收藏
页码:677 / 682
页数:6
相关论文
共 50 条
  • [1] Statistical full-chip total power estimation considering spatially correlated process variations
    Hao, Zhigang
    Tan, Sheldon X. -D.
    Shi, Guoyong
    INTEGRATION-THE VLSI JOURNAL, 2013, 46 (01) : 80 - 88
  • [2] A Linear Algorithm for Full-Chip Statistical Leakage Power Analysis Considering Weak Spatial Correlation
    Shen, Ruijing
    Tan, Sheldon X-D.
    Xiong, Jinjun
    PROCEEDINGS OF THE 47TH DESIGN AUTOMATION CONFERENCE, 2010, : 481 - 486
  • [3] Statistical analysis of full-chip leakage power considering junction Tunneling leakage
    Li, Tao
    Yu, Zhiping
    2007 44TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2007, : 99 - +
  • [4] Learning Based Spatial Power Characterization and Full-Chip Power Estimation for Commercial TPUs
    Lu, Jincong
    Zhang, Jinwei
    Jin, Wentian
    Sachdeva, Sachin
    Tan, Sheldon X. -D.
    2023 28TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, ASP-DAC, 2023, : 98 - 103
  • [5] Full-chip analysis of leakage power under process variations, including spatial correlations
    Chang, H
    Sapatnekar, SS
    42ND DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2005, 2005, : 523 - 528
  • [6] A Fast Full-Chip Static Power Estimation Method
    Wan, Jiachun
    Wang, Hai
    Tan, Sheldon X. -D.
    Zhang, Chi
    Yuan, Yuan
    Huang, Keheng
    Zhang, Zhenghong
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 241 - 243
  • [7] A statistical framework for estimation of full-chip leakage-power distribution under parameter variations
    Dadgour, Hamed F.
    Lin, Sheng-Chih
    Banerjee, Kaustav
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (11) : 2930 - 2945
  • [8] Full-chip interconnect power estimation and simulation considering concurrent repeater and flip-flop insertion
    Liao, WP
    He, L
    ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2003, : 574 - 580
  • [9] Modeling and estimation of full-chip leakage current considering within-die correlation
    Heloue, Khaled R.
    Azizi, Navid
    Najm, Farid N.
    2007 44TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2007, : 93 - +
  • [10] Full-Chip Model for Leakage-Current Estimation Considering Within-Die Correlation
    Heloue, Khaled R.
    Azizi, Navid
    Najm, Farid N.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, 28 (06) : 874 - 887