Statistical Full-Chip Dynamic Power Estimation Considering Spatial Correlations

被引:0
|
作者
Hao, Zhigang [1 ,2 ]
Shen, Ruijing [2 ]
Tan, Sheldon X. -D. [2 ]
Liu, Bao [3 ]
Shi, Guoyong [1 ]
Cai, Yici [4 ]
机构
[1] Shanghai Jiao Tong Univ, Sch Microelect, Shanghai 200240, Peoples R China
[2] Univ Calif Riverside, Dept Comp Sci, Riverside, CA 92521 USA
[3] Univ Texas San Antonio, Dept Elect & Comp Engn, San Antonio, TX 78249 USA
[4] Tsinghua Univ, Dept Comp Sci & Technol, Beijing 100084, Peoples R China
基金
中国国家自然科学基金;
关键词
DENSITY;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Estimating the dynamic powers is crucial for power and energy efficient chip designs. With increasing variability from manufacture processes, dynamic powers can manifest significant variations due to uncertainties in device geometry and delay variations. In this paper, we propose a new statistical dynamic power estimation method considering the spatial correlation in process variation. We first show that channel length variation have significant impacts on the dynamic power of a gate. To consider the spatial correlation of channel length variation, we adopt a newly proposed spatial correlation model where a new set of uncorrelated variables are defined over virtual grids to represent the original physical random variables by least-square fitting. To compute the statistical dynamic power of a gate on the new set of variables, the new method applies the orthogonal polynomials based method. We use the segment-based statistical power method to consider impacts of the glitch variations on dynamic powers. The orthogonal polynomial of a statistical gate power is computed based on switching segment probabilities. The total full chip dynamic power expressions are then computed by summing up resulting orthogonal polynomials (their coefficients). Experimental results show that the proposed method has about 53X speedup over recently proposed statistical dynamic power analysis method and many orders of magnitudes over the Monte Carlo method.
引用
收藏
页码:677 / 682
页数:6
相关论文
共 50 条
  • [41] Full-Chip Runtime Error-Tolerant Thermal Estimation and Prediction for Practical Thermal Management
    Wang, Hai
    Tan, Sheldon X. -D.
    Liao, Guangdeng
    Quintanilla, Rafael
    Gupta, Ashish
    2011 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2011, : 716 - 723
  • [42] Towards NN-based Online Estimation of the Full-Chip Temperature and the Rate of Temperature Change
    Rapp, Martin
    Elfatairy, Omar
    Wolf, Marilyn
    Henkel, Joerg
    Amrouch, Hussam
    PROCEEDINGS OF THE 2020 ACM/IEEE 2ND WORKSHOP ON MACHINE LEARNING FOR CAD (MLCAD '20), 2020, : 95 - 100
  • [43] Full-Chip ESD Protection Design Verification Method for HV ICs with Multiple Power Domains
    Zhang, Feilong
    Wang, Chenkun
    Lu, Fei
    Chen, Qi
    Li, Cheng
    Wang, Albert
    Li, Daguang
    PROCEEDINGS OF THE 2017 12TH IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS (ICIEA), 2017, : 281 - 284
  • [44] Full-chip vectorless dynamic power integrity analysis and verification against 100uV/100ps-resolution measurement
    Lin, S
    Nagata, M
    Shimazaki, K
    Satoh, K
    Sumita, M
    Tsujikawa, H
    Yang, AT
    PROCEEDINGS OF THE IEEE 2004 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2004, : 509 - 512
  • [45] HBM Failure Diagnosis on a High-Frequency Analog Design with Full-chip Dynamic ESD Simulation
    Tong, Paul
    Tam, Anna
    Xu, Ping Ping
    Lin, K. S.
    Hui, John
    Chang, Norman
    Hu, Bo
    Srinivasan, Karthik
    Schmitt, Margaret
    2014 36TH ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM (EOS/ESD), 2014,
  • [46] Fast-Accurate Full-Chip Dynamic Thermal Simulation With Fine Resolution Enabled by a Learning Method
    Jiang, Lin
    Liu, Yu
    Cheng, Ming-C.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2023, 42 (08) : 2675 - 2688
  • [47] Models for full-chip power dissipation in field programmable gate arrays and the impact of subthreshold leakage current
    Rahman, A
    VLSI'03: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON VLSI, 2003, : 97 - 103
  • [48] Full-Chip Power Density and Thermal Map Characterization for Commercial Microprocessors Under Heat Sink Cooling
    Zhang, Jinwei
    Sadiqbatcha, Sheriff
    O'Dea, Michael
    Amrouch, Hussam
    Tan, Sheldon X-D
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2022, 41 (05) : 1453 - 1466
  • [49] Statistical analysis of on-chip power delivery networks considering lognormal leakage current variations with spatial correlation
    Mi, Ning
    Fan, Jeffrey
    Tan, Sheldon X. -D.
    Cai, Yici
    Hong, Xianlong
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (07) : 2064 - 2075
  • [50] Power estimation considering statistical IC parametric variations
    Pilli, S
    Sapatnekar, SS
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1524 - 1527