SETmap: A Soft Error Tolerant Mapping Algorithm for FPGA Designs with Low Power

被引:0
|
作者
Peng, Chi-Chen [1 ]
Dong, Chen [1 ]
Chen, Deming [1 ]
机构
[1] Univ Illinois, Dept Elect & Comp Engn, Urbana, IL USA
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Field programmable gate arrays (FPGAs) are widely used in VLSI applications due to their flexibility to implement logical functions, fast total turn-around time and low none-recurring engineering cost. SRAM-based FPGAs are the most popular FPGAs in the market. However, as process technologies advance to nanometer-scale regime, the issue of reliability of devices becomes critical. Soft errors are increasingly becoming a reliability concern because of the shrinking process dimensions. In this paper we study the technology mapping problem for FPGA circuits to reduce the occurrence of soft errors under the chip performance constraint and power reduction. Compared to two power-optimization mapping algorithms, SVmap [17] and Emap [15] respectively, we reduce the soft error rate by 40.6% with a 2.22% power overhead and 48.0% with a 2.18% power overhead using 6-LUTs.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] Exploiting Low Power Circuit Topologies for Soft Error Mitigation
    Mahatme, N. N.
    Chatterjee, I.
    Jagannathan, S.
    Gaspard, N.
    Assis, T.
    Wen, S. -J.
    Wong, R.
    Bhuva, B. L.
    2016 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2016,
  • [32] A One-Cycle Correction Error-Resilient Flip-Flop for Variation-Tolerant Designs on an FPGA
    Dam Minh Tung
    Nguyen Van Toan
    Lee, Jeong-Gun
    ELECTRONICS, 2020, 9 (04)
  • [33] SpaceCAM: A 16 nm FinFET Low-Power Soft-Error Tolerant TCAM Design for Space Communication Applications
    Merlin, Itay
    Zambrano, Benjamin
    Lanuzza, Marco
    Fish, Alexander
    Haran, Avner
    Yavits, Leonid
    IEEE ACCESS, 2025, 13 : 12032 - 12043
  • [34] Low-power filtering via minimum power soft error cancellation
    Choi, Jun Won
    Shim, Byonghyo
    Singer, Andrew C.
    Cho, Nam Ik
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2007, 55 (10) : 5084 - 5096
  • [35] Low Overhead Soft Error Mitigation Techniques for High-Performance and Aggressive Designs
    Avirneni, Naga Durga Prasad
    Somani, Arun K.
    IEEE TRANSACTIONS ON COMPUTERS, 2012, 61 (04) : 488 - 501
  • [36] A Low Energy Soft Error-Tolerant Register File Architecture for Embedded Processors
    Fazeli, M.
    Ahmadian, S. N.
    Miremadi, S. G.
    11TH IEEE HIGH ASSURANCE SYSTEMS ENGINEERING SYMPOSIUM, PROCEEDINGS, 2008, : 109 - 116
  • [37] A Partial Task Replication Algorithm for Fault-Tolerant FPGA-based Soft-Multiprocessors
    Zabihi, Masoume
    Farbeh, Hamed
    Miremadi, Seyed Ghassem
    2015 CSI SYMPOSIUM ON REAL-TIME AND EMBEDDED SYSTEMS AND TECHNOLOGIES (RTEST), 2015,
  • [38] A Low-Power Timing-Error-Tolerant Circuit by Controlling a Clock
    Yang, Isaak
    Cho, Kwang-Hyun
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (03) : 512 - 518
  • [39] Low Power, High Speed Error Tolerant Multiplier Using Approximate Adders
    Reddy, Manikantta K.
    Kumar, Nithin Y. B.
    Sharma, Dheeraj
    Vasantha, M. H.
    2015 19TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2015,
  • [40] A HIGH-SPEED REVERSIBLE LOW-POWER ERROR TOLERANT ADDER
    Raheem, M. A.
    Gupta, Harsh
    Fatima, Kaleem
    Adil, Osman
    2012 ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS & ELECTRONICS (PRIMEASIA), 2012, : 178 - 183