共 50 条
- [43] A Compact Low-Power Mitchell-Based Error Tolerant Multiplier 2018 NEW GENERATION OF CAS (NGCAS), 2018, : 130 - 133
- [44] A Soft Error Tolerant 4T Gain-Cell Featuring a Parity Column for Ultra-Low Power Applications 2015 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2015,
- [47] REMORA: A Hybrid Low-Cost Soft-Error Reliable Fault Tolerant Architecture 2017 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT), 2017, : 125 - 130
- [48] Low power architecture of the soft-output Viterbi algorithm 1998 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - PROCEEDINGS, 1998, : 262 - 267
- [49] A generalized network flow based algorithm for power-aware FPGA memory mapping 2008 45TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 30 - 33
- [50] Design and Analysis of Metastable-Hardened and Soft-Error Tolerant High-Performance, Low-Power Flip-Flops 2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, : 583 - 590