SETmap: A Soft Error Tolerant Mapping Algorithm for FPGA Designs with Low Power

被引:0
|
作者
Peng, Chi-Chen [1 ]
Dong, Chen [1 ]
Chen, Deming [1 ]
机构
[1] Univ Illinois, Dept Elect & Comp Engn, Urbana, IL USA
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Field programmable gate arrays (FPGAs) are widely used in VLSI applications due to their flexibility to implement logical functions, fast total turn-around time and low none-recurring engineering cost. SRAM-based FPGAs are the most popular FPGAs in the market. However, as process technologies advance to nanometer-scale regime, the issue of reliability of devices becomes critical. Soft errors are increasingly becoming a reliability concern because of the shrinking process dimensions. In this paper we study the technology mapping problem for FPGA circuits to reduce the occurrence of soft errors under the chip performance constraint and power reduction. Compared to two power-optimization mapping algorithms, SVmap [17] and Emap [15] respectively, we reduce the soft error rate by 40.6% with a 2.22% power overhead and 48.0% with a 2.18% power overhead using 6-LUTs.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] FLOWMAP - AN OPTIMAL TECHNOLOGY MAPPING ALGORITHM FOR DELAY OPTIMIZATION IN LOOKUP-TABLE BASED FPGA DESIGNS
    CONG, J
    DING, YH
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1994, 13 (01) : 1 - 12
  • [42] Low power and area efficient error tolerant adder for image processing application
    Priyadharshni, M.
    Kumaravel, Sundaram
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2020, 48 (05) : 696 - 708
  • [43] A Compact Low-Power Mitchell-Based Error Tolerant Multiplier
    Sultan, Aly
    Hassan, Ali H.
    Mostafa, Hassan
    2018 NEW GENERATION OF CAS (NGCAS), 2018, : 130 - 133
  • [44] A Soft Error Tolerant 4T Gain-Cell Featuring a Parity Column for Ultra-Low Power Applications
    Giterman, Robert
    Teman, Adam
    Atias, Lior
    Fish, Alexander
    2015 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2015,
  • [45] Soft-Error Performance Evaluation on Emerging Low Power Devices
    Liu, Huichu
    Cotter, Matthew
    Datta, Suman
    Narayanan, Vijaykrishnan
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2014, 14 (02) : 732 - 741
  • [46] Reliability Modeling of Fault-Tolerant FPGA-Based Architectures in Space Applications for Soft and Hard Error Recovery
    Shaker, Manar N.
    Hussien, Ahmed
    Amer, Hassanein H.
    Shokry, Beatrice
    IEEE ACCESS, 2024, 12 : 31930 - 31943
  • [47] REMORA: A Hybrid Low-Cost Soft-Error Reliable Fault Tolerant Architecture
    Gopalakrishnan, Shoba
    Singh, Virendra
    2017 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT), 2017, : 125 - 130
  • [48] Low power architecture of the soft-output Viterbi algorithm
    Garrett, D
    Stan, M
    1998 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - PROCEEDINGS, 1998, : 262 - 267
  • [49] A generalized network flow based algorithm for power-aware FPGA memory mapping
    Hsu, Tien-Yuan
    Wang, Ting-Chi
    2008 45TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 30 - 33
  • [50] Design and Analysis of Metastable-Hardened and Soft-Error Tolerant High-Performance, Low-Power Flip-Flops
    Li, David
    Rennie, David
    Chuang, Pierce
    Nairn, David
    Sachdev, Manoj
    2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, : 583 - 590