SETmap: A Soft Error Tolerant Mapping Algorithm for FPGA Designs with Low Power

被引:0
|
作者
Peng, Chi-Chen [1 ]
Dong, Chen [1 ]
Chen, Deming [1 ]
机构
[1] Univ Illinois, Dept Elect & Comp Engn, Urbana, IL USA
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Field programmable gate arrays (FPGAs) are widely used in VLSI applications due to their flexibility to implement logical functions, fast total turn-around time and low none-recurring engineering cost. SRAM-based FPGAs are the most popular FPGAs in the market. However, as process technologies advance to nanometer-scale regime, the issue of reliability of devices becomes critical. Soft errors are increasingly becoming a reliability concern because of the shrinking process dimensions. In this paper we study the technology mapping problem for FPGA circuits to reduce the occurrence of soft errors under the chip performance constraint and power reduction. Compared to two power-optimization mapping algorithms, SVmap [17] and Emap [15] respectively, we reduce the soft error rate by 40.6% with a 2.22% power overhead and 48.0% with a 2.18% power overhead using 6-LUTs.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] Low-Power Soft Error Hardened Latch
    Alidash, Hossein Karimiyan
    Oklobdzija, Vojin G.
    JOURNAL OF LOW POWER ELECTRONICS, 2010, 6 (01) : 218 - 226
  • [22] Low-Power Soft Error Hardened Latch
    Alidash, Hossein Karimiyan
    Oklobdzija, Vojin G.
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2010, 5953 : 256 - +
  • [23] Soft-Error-Tolerant Design Methodology for Balancing Performance, Power, and Reliability
    Chou, Hsuan-Ming
    Hsiao, Ming-Yi
    Chen, Yi-Chiao
    Yang, Keng-Hao
    Tsao, Jean
    Lung, Chiao-Ling
    Chang, Shih-Chieh
    Jone, Wen-Ben
    Chen, Tien-Fu
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (09) : 1628 - 1639
  • [24] Glitch minimization and low power FPGA routing algorithm
    Huang, Juan
    Yang, Haigang
    Li, Wei
    Tan, Yitao
    Cui, Xiuhai
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2010, 22 (10): : 1664 - 1670
  • [25] Feedback-Based Low-Power Soft-Error-Tolerant Design for Dual-Modular Redundancy
    Li, Yan
    Li, Yufeng
    Jie, Han
    Hu, Jianhao
    Yang, Fan
    Zeng, Xuan
    Cockburn, Bruce
    Chen, Jie
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (08) : 1585 - 1589
  • [26] Power-Aware High-Level Synthesis Flow for Mapping FPGA Designs
    Kanewala, Udaree
    Gamlath, Kesara
    Ramanayake, Hasindu
    Herath, Kalindu
    Nawinne, Isuru
    Ragel, Roshan
    2019 MORATUWA ENGINEERING RESEARCH CONFERENCE (MERCON) / 5TH INTERNATIONAL MULTIDISCIPLINARY ENGINEERING RESEARCH CONFERENCE, 2019, : 228 - 233
  • [27] Low Power Multiplier Using Approximate Adder for Error Tolerant Applications
    Hemanth, C.
    Sangeetha, R. G.
    Kademani, Sagar
    Shahbaz Ali, Meer
    IETE JOURNAL OF RESEARCH, 2025, 71 (01) : 292 - 302
  • [28] Low power and area efficient error tolerant design for parallel filters
    Sandeep, S.
    Kumar, P. Sathish
    2018 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2018, : 791 - 796
  • [29] A Low Power and Radiation-Tolerant FPGA Implemented in FD SOI Process
    Wu, Lihua
    Zhang, Guoquan
    Zhao, Yan
    Han, Xiaowei
    Yang, Bo
    Li, Jianzhong
    Wang, Jian
    Gao, Jiantou
    Zhao, Kai
    Li, Ning
    Yu, Fang
    Liu, Zhongli
    2013 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2013,
  • [30] A low power soft error suppression technique for dynamic logic
    Kumar, J
    Tahoori, MB
    DFT 2005: 20TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, 2005, : 454 - 462