Predictive 3-D Modeling of Parasitic Gate Capacitance in Gate-all-Around Cylindrical Silicon Nanowire MOSFETs

被引:56
|
作者
Zou, Jibin [1 ]
Xu, Qiumin [1 ]
Luo, Jieying [1 ]
Wang, Runsheng [1 ]
Huang, Ru [1 ]
Wang, Yangyuan [1 ]
机构
[1] Peking Univ, Inst Microelect, Beijing 100871, Peoples R China
关键词
Modeling; parasitic gate capacitance; Schwarz-Christoffel mapping; silicon nanowire MOSFETs (SNWTs); source/drain extension (SDE); FRINGE CAPACITANCE; CARRIER TRANSPORT; OPTIMIZATION; DEVICES; TRANSISTORS; TECHNOLOGY; IMPACT; CHARGE; 1-D; FET;
D O I
10.1109/TED.2011.2162521
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, an analytical model for parasitic gate capacitances in gate-all-around cylindrical silicon nanowire MOSFETs (SNWTs) is developed for the first time. A practical 3-D architecture of SNWTs with surrounding-gate cylindrical channel and source/drain extension regions is taken into account in the parasitic gate capacitance modeling. The parasitic gate capacitances of the SNWT are divided into four parts: 1) outer fringe capacitance C-of; 2) inner fringe capacitance C-if; 3) overlap capacitance C-ov; and 4) sidewall capacitance C-side. The 3-D capacitance system is calculated by useful methods such as the equivalent transformation and inversion of Schwarz-Christoffel mapping. The obtained model agrees well with the results of 3-D electrostatic numerical simulations. The results show that the proportion of parasitic gate capacitances in the total capacitance is increased in this gate-all-around architecture due to the ultrasmall dimension of the SNWT channel; thus, the proportion of the intrinsic capacitance is reduced. Among the capacitances, C-of is found to be the largest contributor to the total parasitic gate capacitance in FO1 delay calculation, and C-side manifests itself as a nonnegligible parasitic capacitance. The developed capacitance model can be easily incorporated into a compact core model of SNWTs for further device/circuit design optimizations with various device parameters.
引用
收藏
页码:3379 / 3387
页数:9
相关论文
共 50 条
  • [1] 3-D Modeling of Fringing Gate Capacitance in Gate-all-around Cylindrical Silicon Nanowire MOSFETs
    An, TaeYoon
    Kim, SoYoung
    [J]. 2013 18TH INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES (SISPAD 2013), 2013, : 256 - 259
  • [2] Predictive 3-D Modeling of Parasitic Gate Capacitance in Gate-all-Around Cylindrical Silicon Nanowire MOSFETs (vol 59, pg 3, 2012)
    Zou, Jibin
    Xu, Qiumin
    Luo, Jieying
    Wang, Runsheng
    Huang, Ru
    Wang, Yangyuan
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (03) : 867 - 867
  • [3] Structure effects in the gate-all-around silicon nanowire MOSFETs
    Liang, Gengchiau
    [J]. EDSSC: 2007 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, VOLS 1 AND 2, PROCEEDINGS, 2007, : 129 - 132
  • [4] Modeling of Quasi-Ballistic Silicon Cylindrical Gate-All-Around MOSFETs
    Vimala, P.
    [J]. JOURNAL OF NANO RESEARCH, 2015, 32 : 51 - U74
  • [5] From gate-all-around to nanowire MOSFETs
    Colinge, Jean-Pierre
    [J]. CAS 2007 INTERNATIONAL SEMICONDUCTOR CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2007, : 11 - 17
  • [6] Impact of Gate Asymmetry on Gate-All-Around Silicon Nanovvire Transistor Parasitic Capacitance
    Dong, Xiaoqiao
    Yang, Yuancheng
    Chen, Gong
    Sun, Shuang
    Cai, Qifeng
    Li, Xiaokang
    An, Xia
    Xu, Xiaoyan
    Zhang, Wanrong
    Li, Ming
    [J]. 2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 296 - 298
  • [7] Modeling and analysis of gate-all-around silicon nanowire FET
    Chen, Xiangchen
    Tan, Cher Ming
    [J]. MICROELECTRONICS RELIABILITY, 2014, 54 (6-7) : 1103 - 1108
  • [8] Compact Modeling of Quantization Effects for Cylindrical Gate-All-Around MOSFETs
    Cousin, Bastien
    Rozeau, Olivier
    Jaud, Marie-Anne
    Jomaah, Jalal
    [J]. ULIS 2009: 10TH INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION OF SILICON, 2009, : 269 - +
  • [9] Self-Heating Effects in Gate-all-around Silicon Nanowire MOSFETs: Modeling and Analysis
    Huang, Xin
    Zhang, Tianwei
    Wang, Rusheng
    Liu, Changze
    Liu, Yuchao
    Huang, Ru
    [J]. 2012 13TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2012, : 727 - 731
  • [10] Temperature-dependent characteristics of cylindrical gate-all-around twin silicon nanowire MOSFETs (TSNWFETs)
    Cho, Keun Hwi
    Suk, Sung Dae
    Yeoh, Yun Young
    Li, Ming
    Yeo, Kyoung Hwan
    Kim, Dong-Won
    Park, Donggun
    Lee, Won-Seong
    Jung, Young Chai
    Hong, Byung Hak
    Hwang, Sung Woo
    [J]. IEEE ELECTRON DEVICE LETTERS, 2007, 28 (12) : 1129 - 1131