Predictive 3-D Modeling of Parasitic Gate Capacitance in Gate-all-Around Cylindrical Silicon Nanowire MOSFETs

被引:56
|
作者
Zou, Jibin [1 ]
Xu, Qiumin [1 ]
Luo, Jieying [1 ]
Wang, Runsheng [1 ]
Huang, Ru [1 ]
Wang, Yangyuan [1 ]
机构
[1] Peking Univ, Inst Microelect, Beijing 100871, Peoples R China
关键词
Modeling; parasitic gate capacitance; Schwarz-Christoffel mapping; silicon nanowire MOSFETs (SNWTs); source/drain extension (SDE); FRINGE CAPACITANCE; CARRIER TRANSPORT; OPTIMIZATION; DEVICES; TRANSISTORS; TECHNOLOGY; IMPACT; CHARGE; 1-D; FET;
D O I
10.1109/TED.2011.2162521
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, an analytical model for parasitic gate capacitances in gate-all-around cylindrical silicon nanowire MOSFETs (SNWTs) is developed for the first time. A practical 3-D architecture of SNWTs with surrounding-gate cylindrical channel and source/drain extension regions is taken into account in the parasitic gate capacitance modeling. The parasitic gate capacitances of the SNWT are divided into four parts: 1) outer fringe capacitance C-of; 2) inner fringe capacitance C-if; 3) overlap capacitance C-ov; and 4) sidewall capacitance C-side. The 3-D capacitance system is calculated by useful methods such as the equivalent transformation and inversion of Schwarz-Christoffel mapping. The obtained model agrees well with the results of 3-D electrostatic numerical simulations. The results show that the proportion of parasitic gate capacitances in the total capacitance is increased in this gate-all-around architecture due to the ultrasmall dimension of the SNWT channel; thus, the proportion of the intrinsic capacitance is reduced. Among the capacitances, C-of is found to be the largest contributor to the total parasitic gate capacitance in FO1 delay calculation, and C-side manifests itself as a nonnegligible parasitic capacitance. The developed capacitance model can be easily incorporated into a compact core model of SNWTs for further device/circuit design optimizations with various device parameters.
引用
收藏
页码:3379 / 3387
页数:9
相关论文
共 50 条
  • [31] 6-T SRAM Cell Design with Gate-All-Around Silicon Nanowire MOSFETs
    Liao, Yi-Bo
    Chiang, Meng-Hsueh
    Damrongplasit, Nattapol
    Liu, Tsu-Jae King
    Hsu, Wei-Chou
    [J]. 2013 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS (VLSI-TSA), 2013,
  • [32] Uniaxial Strain Effects on Electron Ballistic Transport in Gate-All-Around Silicon Nanowire MOSFETs
    Zhang, Lining
    Lou, Haijun
    He, Jin
    Chan, Mansun
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2011, 58 (11) : 3829 - 3836
  • [33] Hot carrier and PBTI induced degradation in silicon nanowire gate-all-around SONOS MOSFETs
    Choi, Jin Hyung
    Han, Jin-Woo
    Yu, Chong Gun
    Park, Jong Tae
    [J]. MICROELECTRONICS RELIABILITY, 2014, 54 (9-10) : 2325 - 2328
  • [34] Dopant-Segregated Schottky Silicon-Nanowire MOSFETs With Gate-All-Around Channels
    Chin, Yoke King
    Pey, Kin-Leong
    Singh, Navab
    Lo, Guo-Qiang
    Tan, Khing Hong
    Ong, Chio-Yin
    Tan, L. H.
    [J]. IEEE ELECTRON DEVICE LETTERS, 2009, 30 (08) : 843 - 845
  • [35] Parasitic Capacitance Model for Stacked Gate-All-Around Nanosheet FETs
    Sharma, Sanjay
    Sahay, Shubham
    Dey, Rik
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (01) : 37 - 45
  • [36] Fully gate-all-around silicon nanowire CMOS devices
    Institute of Microelectronics, Singapore, Singapore
    [J]. Solid State Technol, 2008, 5 (34-37):
  • [37] Gate-All-Around Silicon Nanowire Devices: Are these the Future of CMOS?
    Lo, G. Q.
    Singh, N.
    Rustagi, S. C.
    Buddharaju, K. D.
    Balasubramanian, N.
    Kwong, D. L.
    [J]. SIGE, GE, AND RELATED COMPOUNDS 3: MATERIALS, PROCESSING, AND DEVICES, 2008, 16 (10): : 729 - 729
  • [38] Fully gate-all-around silicon nanowire CMOS devices
    Singh, N.
    Buddharaju, K. D.
    Agarwal, A.
    Rustagi, S. C.
    Lo, G. Q.
    Balasubramanian, N.
    Kwong, D. L.
    [J]. SOLID STATE TECHNOLOGY, 2008, 51 (05) : 34 - 37
  • [39] Gate-all-around twin silicon nanowire SONOS memory
    Suk, Sung Dae
    Yeo, Kyoung Hwan
    Cho, Keun Hwi
    Li, Ming
    Yeoh, Yun young
    Hong, Ki-Ha
    Kim, Sung-Han
    Koh, Young-Ho
    Jung, Sunggon
    Jang, WonJun
    Kim, Dong-Won
    Park, Donggun
    Ryu, Byung-Il
    [J]. 2007 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2007, : 142 - +
  • [40] Effective gate length model for asymmetrical gate-all-around silicon nanowire transistors
    Xiaoqiao Dong
    Ming Li
    Wanrong Zhang
    Yuancheng Yang
    Gong Chen
    Shuang Sun
    Jianing Wang
    Xiaoyan Xu
    Xia An
    [J]. Science China Information Sciences, 2020, 63