Hardware Implementation of a Latency-Reduced Sphere Decoder With SORN Preprocessing

被引:3
|
作者
Baerthel, Moritz [1 ]
Knobbe, Simon [2 ]
Rust, Jochen [3 ]
Paul, Steffen [1 ]
机构
[1] Univ Bremen, Inst Electrodynam & Microelect, Dept Commun Elect ITEM Me, D-28359 Bremen, Germany
[2] Univ Bremen, Inst Telecommun & High Frequency Tech, Dept Commun Engn ANT, D-28359 Bremen, Germany
[3] DSI Aerosp Technol GmbH, D-28199 Bremen, Germany
关键词
MIMO communication; Decoding; Table lookup; Hardware; Signal processing algorithms; Open area test sites; Wireless communication; Unum; SORN; digital arithmetic; MIMO; sphere decoding; VLSI IMPLEMENTATION; MIMO; ALGORITHMS; COMPLEXITY;
D O I
10.1109/ACCESS.2021.3091778
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Unum type-II based Sets-Of-Real-Numbers (SORN) arithmetic is a recently proposed, promising number representation providing fast and low complex implementations of arithmetic operations at the expense of low resolution. The format can be applied for constraining large optimization problems by means of preprocessing. In this work SORN arithmetic is applied for reducing the latency of a Sphere Decoder by excluding a number of solutions in advance. In particular, a comprehensive hardware implementation is presented, consisting of an adapted Sphere Decoder, as well as SORN and matrix preprocessing. Logic and physical synthesis evaluations show that the mean number of visited nodes within the Sphere Decoder can be reduced by up to 76%, resulting in an overall latency reduction of up to 20%. This improvement comes with an area and energy increase of up to 58% and 83%, respectively, compared to a standard Schnorr-Euchner Sphere Decoder.
引用
收藏
页码:91387 / 91401
页数:15
相关论文
共 50 条
  • [41] Hardware/Software Implementation Factors Influencing Ethernet Latency
    Correa, Tomas P.
    Almeida, Luis
    Bueno Pena, Emilio
    2018 IEEE 16TH INTERNATIONAL CONFERENCE ON INDUSTRIAL INFORMATICS (INDIN), 2018, : 323 - 328
  • [42] Hardware implementation of the QC-LDPC decoder in the FPGA structure
    Kuc, Mateusz
    Sulek, Wojciech
    Kania, Dariusz
    PRZEGLAD ELEKTROTECHNICZNY, 2020, 96 (09): : 16 - 20
  • [43] Hardware Implementation of Matrix Inversion for Raptor Decoder on Embedded System
    Mladenov, Todor
    Nooshabadi, Saeid
    Kim, Kiseon
    2009 52ND IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2009, : 687 - 690
  • [44] Hardware implementation of an EAN-13 bar code decoder
    De Maeyer, J
    Devos, H
    Meeus, W
    Verplaetse, P
    Stroobandt, D
    ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 583 - 584
  • [45] LIGHTWEIGHT HARDWARE IMPLEMENTATION OF VVC TRANSFORM BLOCK FOR ASIC DECODER
    Farhat, I
    Hamidouche, W.
    Grill, A.
    Menard, D.
    Deforges, O.
    2020 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, 2020, : 1663 - 1667
  • [46] Hardware Implementation of a Real-time Distributed Video Decoder
    Yang, Hsin-Ping
    Ho, Meng-Hsuan
    Hsieh, Hsiao-Chi
    Cheng, Po-Hsun
    Chen, Sao-Jie
    2015 IEEE INTERNATIONAL CONFERENCE ON DIGITAL SIGNAL PROCESSING (DSP), 2015, : 659 - 664
  • [47] A New LDPC Decoder Hardware Implementation with Improved Error Rates
    Schlaefer, P.
    Scholl, S.
    Leonardi, E.
    Wehn, N.
    2015 IEEE JORDAN CONFERENCE ON APPLIED ELECTRICAL ENGINEERING AND COMPUTING TECHNOLOGIES (AEECT), 2015,
  • [48] VLSI implementation of area-efficient list sphere decoder
    Lee, Seungbeom
    Lee, Jin
    Seo, Sang-ho
    Park, Sin-Chong
    2006 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATIONS, VOLS 1 AND 2, 2006, : 557 - +
  • [49] An efficient hardware implementation of MQ decoder of the JPEG2000
    Horrigue, Layla
    Saidani, Taoufik
    Ghodhbani, Refka
    Dubois, Julien
    Miteran, Johel
    Atri, Mohamed
    MICROPROCESSORS AND MICROSYSTEMS, 2014, 38 (07) : 659 - 668
  • [50] VLSI implementation of area-efficient List Sphere Decoder
    Lee, Seungbeom
    Lee, Jin
    Park, Sin-Chong
    2006 10TH INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY, VOLS 1 AND 2, PROCEEDINGS, 2006, : 1465 - +