Hardware Implementation of a Latency-Reduced Sphere Decoder With SORN Preprocessing

被引:3
|
作者
Baerthel, Moritz [1 ]
Knobbe, Simon [2 ]
Rust, Jochen [3 ]
Paul, Steffen [1 ]
机构
[1] Univ Bremen, Inst Electrodynam & Microelect, Dept Commun Elect ITEM Me, D-28359 Bremen, Germany
[2] Univ Bremen, Inst Telecommun & High Frequency Tech, Dept Commun Engn ANT, D-28359 Bremen, Germany
[3] DSI Aerosp Technol GmbH, D-28199 Bremen, Germany
关键词
MIMO communication; Decoding; Table lookup; Hardware; Signal processing algorithms; Open area test sites; Wireless communication; Unum; SORN; digital arithmetic; MIMO; sphere decoding; VLSI IMPLEMENTATION; MIMO; ALGORITHMS; COMPLEXITY;
D O I
10.1109/ACCESS.2021.3091778
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Unum type-II based Sets-Of-Real-Numbers (SORN) arithmetic is a recently proposed, promising number representation providing fast and low complex implementations of arithmetic operations at the expense of low resolution. The format can be applied for constraining large optimization problems by means of preprocessing. In this work SORN arithmetic is applied for reducing the latency of a Sphere Decoder by excluding a number of solutions in advance. In particular, a comprehensive hardware implementation is presented, consisting of an adapted Sphere Decoder, as well as SORN and matrix preprocessing. Logic and physical synthesis evaluations show that the mean number of visited nodes within the Sphere Decoder can be reduced by up to 76%, resulting in an overall latency reduction of up to 20%. This improvement comes with an area and energy increase of up to 58% and 83%, respectively, compared to a standard Schnorr-Euchner Sphere Decoder.
引用
收藏
页码:91387 / 91401
页数:15
相关论文
共 50 条
  • [21] A new hardware implementation of Manchester line decoder
    Khorwat, Ibrahim A.
    Naas, Nabil
    World Academy of Science, Engineering and Technology, 2010, 69 : 262 - 266
  • [22] Reduced-Latency SC Polar Decoder Architectures
    Zhang, Chuan
    Yuan, Bo
    Parhi, Keshab K.
    2012 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS (ICC), 2012,
  • [23] A Reduced Hardware ISI and Mismatch Shaping DEM Decoder
    O'Brien, Vincent
    Scanlan, Anthony G.
    Mullane, Brendan
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2018, 37 (06) : 2299 - 2317
  • [24] A Reduced Hardware ISI and Mismatch Shaping DEM Decoder
    Vincent O’Brien
    Anthony G. Scanlan
    Brendan Mullane
    Circuits, Systems, and Signal Processing, 2018, 37 : 2299 - 2317
  • [25] Latency-Reduced Equalizer with Model-Based Channel Estimation for Vehicle-to-Vehicle Communications
    Gao, Xin
    Wang, Xianbin
    Rahman, Md. Jahidur
    2012 IEEE VEHICULAR TECHNOLOGY CONFERENCE (VTC FALL), 2012,
  • [26] Hardware-software implementation of HEVC decoder on Zynq
    Lella Aicha Ayadi
    Hassen Loukil
    Mohamed Ali Ben Ayed
    Nouri Masmoudi
    Multimedia Tools and Applications, 2020, 79 : 7685 - 7703
  • [27] An efficient hardware implementation for deblocking filter of AVS decoder
    Huang You-wen
    2011 2ND INTERNATIONAL CONFERENCE ON CHALLENGES IN ENVIRONMENTAL SCIENCE AND COMPUTER ENGINEERING (CESCE 2011), VOL 11, PT A, 2011, 11 : 505 - 510
  • [28] Configurable hardware implementation of H.264 decoder
    Johl, J
    APPLICATIONS OF DIGITAL IMAGE PROCESSING XXVI, 2003, 5203 : 470 - 477
  • [29] Hardware Implementation of Quadtree Based Fractal Image Decoder
    Panigrahy, Mamata
    Chakrabarti, Indrajit
    Dhar, Anindya Sundar
    2016 TWENTY SECOND NATIONAL CONFERENCE ON COMMUNICATION (NCC), 2016,
  • [30] Efficient Hardware Implementation of Encoder and Decoder for Golay Code
    Sarangi, Satyabrata
    Banerjee, Swapna
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (09) : 1965 - 1968