Efficient Hardware Implementation of Encoder and Decoder for Golay Code

被引:12
|
作者
Sarangi, Satyabrata [1 ]
Banerjee, Swapna [1 ]
机构
[1] IIT, Dept Elect & Elect Commun Engn, Kharagpur 721302, W Bengal, India
关键词
Architecture; decoder; encoder; field programmable gate array (FPGA); Golay code;
D O I
10.1109/TVLSI.2014.2346712
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This brief lays out cyclic redundancy check-based encoding scheme and presents an efficient implementation of the encoding algorithm in field programmable gate array (FPGA) prototype for both the binary Golay code (G23) and extended binary Golay code (G24). High speed with low-latency architecture has been designed and implemented in Virtex-4 FPGA for Golay encoder without incorporating linear feedback shift register. This brief also presents an optimized and low-complexity decoding architecture for extended binary Golay code (24, 12, 8) based on an incomplete maximum likelihood decoding scheme. The proposed architecture for decoder occupies less area and has lower latency than some of the recent work published in this area. The encoder module runs at 238.575 MHz, while the proposed architecture for decoder has an operating clock frequency of 195.028 MHz. The proposed hardware modules may be a good candidate for forward error correction in communication link, which demands a high-speed system.
引用
收藏
页码:1965 / 1968
页数:4
相关论文
共 50 条
  • [1] A NOVEL AND FAST HARDWARE IMPLEMENTATION FOR GOLAY CODE ENCODER
    Nazeri, Morteza
    Rezai, Abdalhossein
    [J]. ADVANCES IN ELECTRICAL AND ELECTRONIC ENGINEERING, 2018, 16 (04) : 521 - 527
  • [2] Design of Encoder and Decoder for Golay code
    Bhoyar, Pallavi
    [J]. 2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 1491 - 1495
  • [3] Polar Code Encoder and Decoder Implementation
    Cyriac, Ajith
    Narayanan, Gayathri
    [J]. PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON COMMUNICATION AND ELECTRONICS SYSTEMS (ICCES 2018), 2018, : 294 - 302
  • [4] HARDWARE-EFFICIENT ENCRYPTION ENCODER AND DECODER UNIT
    Adamo, Oluwayomi
    Fu, Shengli
    Varanasi, Murali
    [J]. 2008 IEEE MILITARY COMMUNICATIONS CONFERENCE: MILCOM 2008, VOLS 1-7, 2008, : 1062 - 1067
  • [5] Efficient Hardware Implementation of the LEDAcrypt Decoder
    Koleci, Kristjane
    Santini, Paolo
    Baldi, Marco
    Chiaraluce, Franco
    Martina, Maurizio
    Masera, Guido
    [J]. IEEE ACCESS, 2021, 9 : 66223 - 66240
  • [7] Efficient Implementation of Convolution Encoder and Viterbi Decoder
    Soreng, Bineeta
    Kumar, Saurabh
    [J]. PROCEEDINGS OF 2013 INTERNATIONAL CONFERENCE ON CIRCUITS, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2013), 2013, : 1270 - 1273
  • [8] VLSI IMPLEMENTATION OF WiMax CONVOLUTIONAL TURBO CODE ENCODER AND DECODER
    Martina, Maurizio
    Nicola, Mario
    Masera, Guido
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2009, 18 (03) : 535 - 564
  • [9] Digital Image Decoder for Efficient Hardware Implementation
    Savic, Goran
    Prokin, Milan
    Rajovic, Vladimir
    Prokin, Dragana
    [J]. SENSORS, 2022, 22 (23)
  • [10] NEW SIMPLE ENCODER AND TRELLIS DECODER FOR GOLAY CODES
    HONARY, B
    MARKARIAN, G
    [J]. ELECTRONICS LETTERS, 1993, 29 (25) : 2170 - 2171