An efficient hardware implementation of MQ decoder of the JPEG2000

被引:5
|
作者
Horrigue, Layla [1 ]
Saidani, Taoufik [1 ]
Ghodhbani, Refka [1 ]
Dubois, Julien [2 ]
Miteran, Johel [2 ]
Atri, Mohamed [1 ]
机构
[1] Fac Sci, Elect & Microelect Lab, Monastir, Tunisia
[2] Univ Burgundy, Lab Le2i, UMR CNRS 6063, F-21000 Dijon, France
关键词
JPEG-2000; MQ-decoder; Implementation; FPGA; ARCHITECTURE;
D O I
10.1016/j.micpro.2014.06.005
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
JPEG2000 is an international standard for still images intended to overcome the shortcomings of the existing JPEG standard. Compared to JPEG image compression techniques, JPEG2000 standard has not only better not only has better compression ratios, but it also offers some exciting features. As it's hard to meet the real-time requirement of image compression systems by software, it is necessary to implement compression system by hardware. The MQ decoder of the JPEG2000 standard is an important bottleneck for real-time applications. In order to meet the real-time requirement we propose in this paper a novel architecture for a MQ decoder with high throughput which is comparable to that of other architectures and suitable for chip implementation. This architecture has been implemented in VHDL hardware description language and synthesized using Xilinx's and Altera's design flows respectively ISE 13.1 and Quartus. The implementation results show that the design operates at 439.5 MHz when implemented on Virtex-6 and the estimated frame rate at this frequency is 63.24 frames per second (FPS). On Stratix III device, the design operates at 214.4 MHz and the hardware cost is very low. Hardware overhead is minimized to a great extent because the structure of the probability estimation table (PET) is replaced by a small PET ROM. The memory bits used in the architecture are reduced significantly. The use of a dedicated probability estimation table decreases the internal memory. (C) 2014 Elsevier B.V. All rights reserved.
引用
收藏
页码:659 / 668
页数:10
相关论文
共 50 条
  • [1] Efficient Hardware Accelerator and Implementation of JPEG 2000 MQ Decoder Architecture
    Horrigue, Layla
    Ghodhbani, Refka
    Maqbool, Albia
    Abd-Elkawy, Eman H.
    Ben Slimane, Jihane
    Saidani, Taoufik
    Alrslani, Faheed A. F.
    Alsuwaylimi, Amjad
    Kouki, Marouan
    Kachoukh, Amani
    [J]. ENGINEERING TECHNOLOGY & APPLIED SCIENCE RESEARCH, 2024, 14 (02) : 13463 - 13469
  • [2] FPGA implementation of the JPEG2000 binary arithmetic (MQ) decoder
    David J. Lucking
    Eric J. Balster
    Kerry L. Hill
    Frank A. Scarpino
    [J]. Journal of Real-Time Image Processing, 2013, 8 : 411 - 419
  • [3] FPGA implementation of the JPEG2000 binary arithmetic (MQ) decoder
    Lucking, David J.
    Balster, Eric J.
    Hill, Kerry L.
    Scarpino, Frank A.
    [J]. JOURNAL OF REAL-TIME IMAGE PROCESSING, 2013, 8 (04) : 411 - 419
  • [4] A High Performance MQ Decoder Architecture in JPEG2000
    Horrigue, Layla
    Saidani, Taoufik
    Ghodhbane, Refka
    Atri, Mohamed
    [J]. 2014 WORLD CONGRESS ON COMPUTER APPLICATIONS AND INFORMATION SYSTEMS (WCCAIS), 2014,
  • [5] Hardware Modelling of JPEG2000 MQ-Encoder
    El-Sharkasy, Wael M.
    Ragab, Mohamed E.
    [J]. 2012 4TH INTERNATIONAL CONFERENCE ON INTELLIGENT AND ADVANCED SYSTEMS (ICIAS), VOLS 1-2, 2012, : 707 - 712
  • [6] VLSI design of an efficient MQ encoder for JPEG2000
    Chen, Chaowei
    Liang, Yu
    Zhang, Wei
    Bao, Na
    Liu, Yanyan
    [J]. Xi'an Dianzi Keji Daxue Xuebao/Journal of Xidian University, 2018, 45 (03): : 74 - 79
  • [7] Hardware implementation of the wavelet transform for JPEG2000
    Hormigo, J
    Prades, JM
    Villalba, J
    Zapata, E
    [J]. VLSI Circuits and Systems II, Pts 1 and 2, 2005, 5837 : 193 - 203
  • [8] JPEG2000 hardware implementation procedures and issues
    [J]. Reza, A.M., 2013, World Scientific and Engineering Academy and Society, Ag. Ioannou Theologou 17-23, Zographou, Athens, 15773, Greece (12):
  • [9] A novel efficient rate control algorithm for hardware implementation in JPEG2000
    Aminlou, A
    Fatemi, O
    [J]. 2005 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS 1-5: SPEECH PROCESSING, 2005, : 21 - 24
  • [10] Efficient rate control for JPEG2000 coder and decoder
    Auli-Llinas, Francesc
    Serra-Sagrista, Joan
    [J]. DCC 2006: DATA COMPRESSION CONFERENCE, PROCEEDINGS, 2006, : 282 - +