共 50 条
- [41] A 23ps Resolution Time-to-Digital Converter Implemented on Low-Cost FPGA Platform [J]. 2015 INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS (ISSCS), 2015,
- [42] A 0.6 V, 1.74 ps Resolution Capacitively Boosted Time-to-Digital Converter in 180 nm CMOS [J]. 2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
- [45] A 19-bit Range and 4.5-ps Resolution Fully-Synthesizable Time-to-Digital Converter with Quad-Edge Offset Cancellation [J]. 2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 3378 - 3382
- [46] A fine time-resolution (< 3 ps-rms) Time-to-Digital Converter for Highly Integrated Designs [J]. 2013 IEEE INTERNATIONAL INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE (I2MTC), 2013, : 1092 - 1097
- [48] Design of a High-Resolution Time-to-Digital Converter Chip [J]. 2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 921 - 923
- [49] FPGA implementation of a high-resolution time-to-digital converter [J]. 2007 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD, VOLS 1-11, 2007, : 504 - 507
- [50] High resolution heterodyne interferometer based on time-to-digital converter [J]. REVIEW OF SCIENTIFIC INSTRUMENTS, 2012, 83 (04):