A 9 Bit, 3.6 ps Resolution Pipeline Time-to-Digital Converter

被引:0
|
作者
Goodarzi, Farshad [1 ]
Toofan, Siroos [1 ]
机构
[1] Univ Zanjan, Dept Elect Engn, Zanjan, Zanjan Province, Iran
关键词
Time-to-digital converter (TDC); Time amplifier (TA); SAR-CD algorithm; Coarse TDC (CTDC); Fine TDC (FTDC);
D O I
10.1142/S0218126620501248
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a 9-bit time-to-digital converter (TDC) with 3.6 ps resolution. The resolution of 3.6 ps is achieved using coarse and fine structure. The structure of the proposed two-step pipeline TDC is composed of a 4-bit coarse TDC (CTDC) based on delay line and a 5-bit fine TDC (FTDC) based on an SAR-CD algorithm where a Time Amplifier (TA) is used between them. Since TA amplifies the time intervals in different stages of delay line to achieve accurate gain with wide linear range. Therefore, the TDC has good linearity. The proposed TDC has Differential Non-Linearity (DNL) and Integral Non-Linearity (INL) errors of 1.6 and 2.6 LSB, respectively. This TDC was designed in 0.18 mu m CMOS technology. Using a supply voltage of 1.8 V, the proposed TDC consumes 1.88 mW at 25 MS/s throughput.
引用
收藏
页数:12
相关论文
共 50 条
  • [41] A 23ps Resolution Time-to-Digital Converter Implemented on Low-Cost FPGA Platform
    Abbas, Mohamed
    Khalil, Kasem
    [J]. 2015 INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS (ISSCS), 2015,
  • [42] A 0.6 V, 1.74 ps Resolution Capacitively Boosted Time-to-Digital Converter in 180 nm CMOS
    Palaniappan, Arjun Ramaswami
    Siek, Liter
    [J]. 2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [43] Field-programmable-gate-array-based time-to-digital converter with 200-ps resolution
    Kalisz, J
    Szplet, R
    Pasierbinski, J
    Poniecki, A
    [J]. IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 1997, 46 (01) : 51 - 55
  • [44] A 13-Bit, 12-ps Resolution Vernier Time-to-Digital Converter Based on Dual Delay-Rings for SPAD Image Sensor
    Huang, Zunkai
    Huang, Jinglin
    Tian, Li
    Wang, Ning
    Zhu, Yongxin
    Wang, Hui
    Feng, Songlin
    [J]. SENSORS, 2021, 21 (03) : 1 - 19
  • [45] A 19-bit Range and 4.5-ps Resolution Fully-Synthesizable Time-to-Digital Converter with Quad-Edge Offset Cancellation
    Cheong, Heon Hwa
    Kim, Suhwan
    [J]. 2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 3378 - 3382
  • [46] A fine time-resolution (< 3 ps-rms) Time-to-Digital Converter for Highly Integrated Designs
    Perktold, Lukas
    Christiansen, Jorgen
    [J]. 2013 IEEE INTERNATIONAL INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE (I2MTC), 2013, : 1092 - 1097
  • [47] A 100-ps time-resolution CMOS time-to-digital converter for positron emission tomography imaging applications
    Swann, BK
    Blalock, BJ
    Clonts, LG
    Binkley, DM
    Rochelle, JM
    Breeding, E
    Baldwin, KM
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (11) : 1839 - 1852
  • [48] Design of a High-Resolution Time-to-Digital Converter Chip
    Jiang, Anping
    Niu, Yanbo
    Guo, Xiao
    Hu, Guicai
    Wu, Xiaojing
    [J]. 2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 921 - 923
  • [49] FPGA implementation of a high-resolution time-to-digital converter
    Aloisio, Alberto
    Branchini, Paolo
    Cicalese, Roberta
    Giordano, Raffaele
    Izzo, Vincenzo
    Loffredo, Salvatore
    [J]. 2007 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD, VOLS 1-11, 2007, : 504 - 507
  • [50] High resolution heterodyne interferometer based on time-to-digital converter
    Wang Fei
    Long Zhangcai
    Zhang Bin
    Zhao Meirong
    [J]. REVIEW OF SCIENTIFIC INSTRUMENTS, 2012, 83 (04):