VLSI architectures for high-speed MAP decoders

被引:14
|
作者
Worm, A [1 ]
Lamm, H [1 ]
Wehn, N [1 ]
机构
[1] Univ Kaiserslautern, Inst Microelect Syst, D-67663 Kaiserslautern, Germany
关键词
D O I
10.1109/ICVD.2001.902698
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Soft-in/soft-out building blocks are becoming increasingly important in present and future communication systems, as they enable better communications performance. The maximum a posteriori (MAP) algorithm is the best known soft-in/soft-out decoder. Its performance is superior to the soft-out Viterbi algorithm (SOVA). However, optimized high-speed MAP decoder implementation is widely unexplored. We present a novel VLSI high-speed MAP architecture with optimized memory size and power consumption suitable for decoding the revolutionary "Turbo-Codes" and related concatenation schemes. The architecture is highly scalable with respect to throughput, expanding its applicability over a wide range of throughput requirements (300 Mbit/s-45 Gbit/s and above). All in-depth design space exploration on multiple abstraction levels has been carried out. Area and power consumption are significantly reduced, compared to the state-of-the-art.
引用
下载
收藏
页码:446 / 453
页数:8
相关论文
共 50 条
  • [21] VLSI architectures for iterative decoders in magnetic recording channels
    Yeo, E
    Pakzad, P
    Nikolic, B
    Anantharam, V
    IEEE TRANSACTIONS ON MAGNETICS, 2001, 37 (02) : 748 - 755
  • [22] VLSI architectures for the MAP algorithm
    Boutillon, E
    Gross, WJ
    Gulak, PG
    IEEE TRANSACTIONS ON COMMUNICATIONS, 2003, 51 (02) : 175 - 185
  • [23] Very high-speed Reed-Solomon decoders
    Sarwate, DV
    Shanbhag, NR
    2000 IEEE INTERNATIONAL SYMPOSIUM ON INFORMATION THEORY, PROCEEDINGS, 2000, : 419 - 419
  • [24] Architectures and applications of high-speed vision
    Yoshihiro Watanabe
    Hiromasa Oku
    Masatoshi Ishikawa
    Optical Review, 2014, 21 : 875 - 882
  • [25] Architectures and Applications of High-Speed Vision
    Watanabe, Yoshihiro
    Oku, Hiromasa
    Ishikawa, Masatoshi
    OPTICAL REVIEW, 2014, 21 (06) : 875 - 882
  • [26] HIGH-SPEED DRAMS WITH INNOVATIVE ARCHITECTURES
    OHSHIMA, S
    FURUYAMA, T
    IEICE TRANSACTIONS ON ELECTRONICS, 1994, E77C (08) : 1303 - 1315
  • [27] Trends in high-speed DRAM architectures
    Kumanoya, M
    Ogawa, T
    Konishi, Y
    Dosaka, K
    Shimotori, K
    IEICE TRANSACTIONS ON ELECTRONICS, 1996, E79C (04) : 472 - 481
  • [28] PARALLEL ARCHITECTURES FOR HIGH-SPEED MULTIPLIERS
    MADEN, B
    GUY, CG
    1989 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 1989, : 142 - 145
  • [29] A systematic framework for high throughput MAP decoder VLSI architectures
    Elassal, M
    Kumar, A
    Bayoumi, M
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 29 - 32
  • [30] HIGH-SPEED PARALLEL CRC CIRCUITS IN VLSI
    PEI, TB
    ZUKOWSKI, C
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1992, 40 (04) : 653 - 657