VLSI architectures for high-speed MAP decoders

被引:14
|
作者
Worm, A [1 ]
Lamm, H [1 ]
Wehn, N [1 ]
机构
[1] Univ Kaiserslautern, Inst Microelect Syst, D-67663 Kaiserslautern, Germany
关键词
D O I
10.1109/ICVD.2001.902698
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Soft-in/soft-out building blocks are becoming increasingly important in present and future communication systems, as they enable better communications performance. The maximum a posteriori (MAP) algorithm is the best known soft-in/soft-out decoder. Its performance is superior to the soft-out Viterbi algorithm (SOVA). However, optimized high-speed MAP decoder implementation is widely unexplored. We present a novel VLSI high-speed MAP architecture with optimized memory size and power consumption suitable for decoding the revolutionary "Turbo-Codes" and related concatenation schemes. The architecture is highly scalable with respect to throughput, expanding its applicability over a wide range of throughput requirements (300 Mbit/s-45 Gbit/s and above). All in-depth design space exploration on multiple abstraction levels has been carried out. Area and power consumption are significantly reduced, compared to the state-of-the-art.
引用
下载
收藏
页码:446 / 453
页数:8
相关论文
共 50 条
  • [31] HIGH-SPEED SIGNED DIGITAL MULTIPLIERS FOR VLSI
    LO, HY
    MICROPROCESSING AND MICROPROGRAMMING, 1990, 29 (04): : 205 - 215
  • [32] INTERCONNECTION DELAY IN VERY HIGH-SPEED VLSI
    ZHOU, D
    PREPARATA, FP
    KANG, SM
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1991, 38 (07): : 779 - 790
  • [33] HIGH-SPEED VLSI PACKAGING WITH A SYSTEM PERSPECTIVE
    DOYLE, GJ
    SHEEHAN, BJ
    PROCEEDINGS OF THE TECHNICAL CONFERENCE : NINTH ANNUAL INTERNATIONAL ELECTRONICS PACKAGING CONFERENCE, VOLS 1 AND 2, 1989, : 1190 - 1202
  • [34] Optimization of high-speed VLSI interconnects: A review
    Zhang, QJ
    Wang, F
    Nakhla, M
    INTERNATIONAL JOURNAL OF MICROWAVE AND MILLIMETER-WAVE COMPUTER-AIDED ENGINEERING, 1997, 7 (01): : 83 - 107
  • [35] A VLSI interval router for high-speed networks
    Christian, BS
    Zhang, CN
    Mason, R
    1996 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING - CONFERENCE PROCEEDINGS, VOLS I AND II: THEME - GLIMPSE INTO THE 21ST CENTURY, 1996, : 154 - 157
  • [36] A HIGH-SPEED SHUFFLE BUS FOR VLSI ARRAYS
    LIN, WT
    HWANG, JP
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (01) : 98 - 104
  • [37] A CLASS OF HIGH-SPEED DECODERS FOR LINEAR CYCLIC BINARY CODES
    EHRICH, RW
    YAU, SS
    IEEE TRANSACTIONS ON INFORMATION THEORY, 1969, 15 (1P1) : 113 - +
  • [38] Design issues in the implementation of versatile, high-speed iterative decoders
    Benedetto, Sergio
    Dinoi, Libero
    Montorsi, Guido
    Tarable, Alberto
    EUROPEAN TRANSACTIONS ON TELECOMMUNICATIONS, 2007, 18 (05): : 529 - 540
  • [39] High-speed replicating current comparators for analog convolutional decoders
    Demosthenous, A
    Taylor, J
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2000, 47 (12) : 1405 - 1412
  • [40] High-Speed LDPC Decoders Towards 1 Tb/s
    Li, Meng
    Derudder, Veerle
    Bertrand, Kaoutar
    Desset, Claude
    Bourdoux, Andre
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (05) : 2224 - 2233