High-speed replicating current comparators for analog convolutional decoders

被引:6
|
作者
Demosthenous, A [1 ]
Taylor, J [1 ]
机构
[1] UCL, Dept Elect & Elect Engn, London WC1E 7JE, England
基金
英国工程与自然科学研究理事会;
关键词
convolutional decoders; current-mode circuits; replicating current comparators;
D O I
10.1109/82.899633
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes two high-speed replicating current comparators (RCCs) for use in convolutional decoders. One RCC operates asynchronously by means of a negative feedback mechanism that provides an accurate virtual ground for input current summation and comparison. This circuit requires realization in BiCMOS technology, The other RCC is synchronous and can be implemented using a digital CMOS process. Since this RCC requires positive feedback, resetting Is required after each operating cycle. In addition to replicating the "winner," both types of RCCs identify the winning input by means of a digital binary output voltage. The RCCs were fabricated in a 0.8 mum BiCMOS process and feature a maximum input signal range in excess of 200 muA The asynchronous RCC operates at speeds up to about 200 MHz, has a resolution of 2 muA, and consumes 5.8 mW from a 2.8-V power supply. The synchronous RCC operates up to about 100 MHz, has a resolution of 1.2 muA, and consumes 2.5 mW from a 3-V power supply. The measurements are compared with post-layout simulations.
引用
下载
收藏
页码:1405 / 1412
页数:8
相关论文
共 50 条
  • [1] A very high-speed BiCMOS replicating current comparator for use in Viterbi decoders
    Demosthenous, A
    Taylor, J
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2001, 27 (1-2) : 117 - 126
  • [2] A Very High-Speed BiCMOS Replicating Current Comparator for Use in Viterbi Decoders
    Andreas Demosthenous
    John Taylor
    Analog Integrated Circuits and Signal Processing, 2001, 27 : 117 - 126
  • [3] High-speed interfaces for analog, iterative VLSI decoders
    Helfenstein, M
    Lustenberger, F
    Loeliger, A
    Tarköy, F
    Moschytz, GS
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2: ANALOG AND DIGITAL CIRCUITS, 1999, : 428 - 431
  • [4] Review on High-Speed Dynamic Comparators for Analog to Digital Converters
    Krishna, Komala
    Nambath, Nandakumar
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2024, 33 (13)
  • [6] A High-Speed Method of Dynamic Comparators for SAR Analog to Digital Converters
    Khorami, Ata
    Sharifkhani, Mohammad
    2016 IEEE 59TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2016, : 85 - 88
  • [7] NOVEL-APPROACH TO HIGH-SPEED CMOS CURRENT COMPARATORS
    TRAFF, H
    ELECTRONICS LETTERS, 1992, 28 (03) : 310 - 312
  • [8] Analog decoders for high rate convolutional codes
    Moerz, M
    Schaefer, A
    Offer, E
    Hagenauer, J
    2001 IEEE INFORMATION THEORY WORKSHOP, PROCEEDINGS, 2001, : 128 - 130
  • [9] HIGH-SPEED NOISEPROOF COMPARATORS.
    Nagaikin, A.S.
    Instruments and Experimental Techniques (English Translation of Pribory I Tekhnika Eksperimenta), 1977, 20 (2 pt 1): : 443 - 446
  • [10] HIGH-SPEED COMPARATORS FOR MEDIUM RESOLUTION ADCS
    UPADHYAYULA, LC
    RCA REVIEW, 1986, 47 (04): : 618 - 634