High-speed replicating current comparators for analog convolutional decoders

被引:6
|
作者
Demosthenous, A [1 ]
Taylor, J [1 ]
机构
[1] UCL, Dept Elect & Elect Engn, London WC1E 7JE, England
基金
英国工程与自然科学研究理事会;
关键词
convolutional decoders; current-mode circuits; replicating current comparators;
D O I
10.1109/82.899633
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes two high-speed replicating current comparators (RCCs) for use in convolutional decoders. One RCC operates asynchronously by means of a negative feedback mechanism that provides an accurate virtual ground for input current summation and comparison. This circuit requires realization in BiCMOS technology, The other RCC is synchronous and can be implemented using a digital CMOS process. Since this RCC requires positive feedback, resetting Is required after each operating cycle. In addition to replicating the "winner," both types of RCCs identify the winning input by means of a digital binary output voltage. The RCCs were fabricated in a 0.8 mum BiCMOS process and feature a maximum input signal range in excess of 200 muA The asynchronous RCC operates at speeds up to about 200 MHz, has a resolution of 2 muA, and consumes 5.8 mW from a 2.8-V power supply. The synchronous RCC operates up to about 100 MHz, has a resolution of 1.2 muA, and consumes 2.5 mW from a 3-V power supply. The measurements are compared with post-layout simulations.
引用
收藏
页码:1405 / 1412
页数:8
相关论文
共 50 条
  • [21] Single-event transients in high-speed comparators
    Johnston, AH
    Miyahira, TF
    Edmonds, LD
    Irom, F
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2002, 49 (06) : 3082 - 3089
  • [22] HIGH-SPEED VLSI ARCHITECTURES FOR HUFFMAN AND VITERBI DECODERS
    PARHI, KK
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 1992, 39 (06) : 385 - 391
  • [23] High-speed architectures for Reed-Solomon decoders
    Sarwate, DV
    Shanbhag, NR
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2001, 9 (05) : 641 - 655
  • [24] Very high-speed Reed-Solomon decoders
    Sarwate, DV
    Shanbhag, NR
    2000 IEEE INTERNATIONAL SYMPOSIUM ON INFORMATION THEORY, PROCEEDINGS, 2000, : 419 - 419
  • [25] A current mode high-speed algorithmic analog-to-digital converter
    Guimaraes, HL
    Dias, JAS
    38TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1996, : 873 - 876
  • [26] SFDR Considerations for Current Steering High-Speed Digital to Analog Converters
    Khafaji, Mahdi
    Scheytt, Christoph
    Joerges, Udo
    Carta, Corrado
    Micusik, Daniel
    Ellinger, Frank
    2012 IEEE BIPOLAR/BICMOS CIRCUITS AND TECHNOLOGY MEETING (BCTM), 2012,
  • [27] Low Power and High Speed CMOS Current Comparators
    Nasir, Wan Irma Idayu Restu Binti Wan Mohd
    Reaz, Md Mamun Bin Ibne
    2016 INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL, ELECTRONIC AND SYSTEMS ENGINEERING (ICAEES), 2016, : 539 - 543
  • [28] Convergence speed and throughput of analog decoders
    Hemati, Saied
    Banihashemi, Amir H.
    IEEE TRANSACTIONS ON COMMUNICATIONS, 2007, 55 (05) : 833 - 836
  • [29] Min/max circuit for analog convolutional decoders
    Maundy, B
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2001, 48 (08): : 802 - 806