Design issues in the implementation of versatile, high-speed iterative decoders

被引:1
|
作者
Benedetto, Sergio
Dinoi, Libero
Montorsi, Guido
Tarable, Alberto
机构
[1] Politecn Torino, CERCOM, I-10129 Turin, Italy
[2] Ist Super Mario Boella, I-10138 Turin, Italy
来源
关键词
D O I
10.1002/ett.1183
中图分类号
TN [电子技术、通信技术];
学科分类号
0809 ;
摘要
The ever increasing demand for high data rate communication, and the use of radio resource management techniques requiring frame-by-frame adaptive coding/modulation to match user demands and channel conditions, pose a number of crucial problems to the design of versatile, high-speed iterative decoders, for both turbo-like and low-density parity-check codes. Among them, we mention: The modification of the Soft-Input Soft-Output (SISO) algorithm in a way that permits its implementation using several parallel processors working independently on segments of the received frame. The collisions in the process of reading/writing into/from the memory by the parallel processors. The design of prunable interleavers covering a wide range of information and/or code words lengths while keeping good spreading properties. The design of codes yielding a wide range of code rates with good performance for the range of probability of error of interest. The paper will touch all the previous points, offering state-of-the art solutions and examples showing their performance. Copyright (C) 2007 John Wiley & Sons, Ltd.
引用
收藏
页码:529 / 540
页数:12
相关论文
共 50 条
  • [1] Design and implementation of a soft IP generator for high-speed Viterbi decoders
    Lee, Seongjoo
    CISP 2008: FIRST INTERNATIONAL CONGRESS ON IMAGE AND SIGNAL PROCESSING, VOL 2, PROCEEDINGS, 2008, : 568 - 572
  • [2] High-speed interfaces for analog, iterative VLSI decoders
    Helfenstein, M
    Lustenberger, F
    Loeliger, A
    Tarköy, F
    Moschytz, GS
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2: ANALOG AND DIGITAL CIRCUITS, 1999, : 428 - 431
  • [3] SYSTOLIC ARCHITECTURE FOR THE VLSI IMPLEMENTATION OF HIGH-SPEED STAGED DECODERS QUANTIZERS
    CAIRE, G
    VENTURATRAVESET, J
    HOLLREISER, M
    BIGLIERI, E
    JOURNAL OF VLSI SIGNAL PROCESSING, 1995, 10 (02): : 153 - 168
  • [4] Implementation and modeling of parametrizable high-speed Reed Solomon decoders on FPGAs
    Flocke, A.
    Blume, H.
    Noll, T. G.
    ADVANCES IN RADIO SCIENCE, 2005, 3 : 271 - 276
  • [5] FPGA Implementation of High-Speed Parallel Maximum a Posteriori (MAP) Decoders
    del Barco, Martin I.
    Maggio, Gabriel N.
    Morero, Damian A.
    Fernandez, Javier
    Ramos, Facundo
    Carrer, Hugo S.
    Hueda, Mario R.
    2009 ARGENTINE SCHOOL OF MICRO-NANOELECTRONICS, TECHNOLOGY AND APPLICATIONS (EAMTA 2009), 2009, : 98 - +
  • [6] Design and implementation of a high-speed reconfigurable
    Li, Wei
    Dai, Zi-Bin
    Meng, Tao
    Ren, Qiao
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 177 - 180
  • [7] Design and architecture of low-latency high-speed turbo decoders
    Jung, JW
    Lee, IK
    Choi, DG
    Jeong, JH
    Kim, KM
    Choi, EA
    Oh, DG
    ETRI JOURNAL, 2005, 27 (05) : 525 - 532
  • [8] DESIGN AND FPGA IMPLEMENTATION OF ITERATIVE DECODERS FOR CODES ON GRAPHS
    Sivasubramanian, Bharathram
    Gross, Warren J.
    Leib, Harry
    2009 IEEE 22ND CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1 AND 2, 2009, : 1082 - 1086
  • [9] Design issues for high-speed electrooptic modulators
    Rahman, BMA
    Haxha, S
    Obayya, SSA
    Grattan, KTV
    ACTIVE AND PASSIVE OPTICAL COMPONENTS FOR WDM COMMUNICATIONS III, 2003, 5246 : 287 - 298
  • [10] Design methodology for high-speed iterative decoder architectures
    Mansour, MM
    Shanbhag, NR
    2002 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I-IV, PROCEEDINGS, 2002, : 3085 - 3088