Half-selection disturbance free 8T low leakage SRAM cell

被引:15
|
作者
Lorenzo, Rohit [1 ]
Paily, Roy [2 ]
机构
[1] VIT AP Univ, Sch Elect Engn, Amaravati, Andhra Pradesh, India
[2] IIT Guwahati, EEE Dept, Gauhati, Assam, India
关键词
half select; low power; SRAM; SUBTHRESHOLD SRAM; BIT-LINE; VOLTAGE; POWER; OPERATION; DESIGN; ROBUST; LEVEL;
D O I
10.1002/cta.3232
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work presents a robust and low leakage new 8T static random access memory (SRAM) cell without any half-selection disturbance. The proposed cell removes write disturbance by eliminating the trail from supply and ground. Furthermore, it removes the read disturbance by separating the read trail from the storage node. The proposed cell addresses the challenge of half select by using different control signals. The cell achieves low leakage because of virtual ground (VGND), series connected tail transistor, and access series stack transistors. To study the usefulness of the proposed SRAM, it is compared with 6T, 10T, 9T, PG9T, 7T, and 8T SRAM cells. The proposed SRAM minimizes leakage power, write power, and read power by 12.4%, 21.62%, and 29.06%. Furthermore, the proposed cell improves read and write noise margin by 57.19% and 19.96%, respectively, as compared to a conventional 6T SRAM. Again, the write energy consumption lowers to about 43.86x while read energy consumption 28.95x as compared to 10T SRAM.
引用
收藏
页码:1557 / 1575
页数:19
相关论文
共 50 条
  • [1] An 8T Low-Voltage and Low-Leakage Half-Selection Disturb-Free SRAM Using Bulk-CMOS and FinFETs
    Pasandi, Ghasem
    Fakhraie, Sied Mehdi
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (07) : 2357 - 2363
  • [2] Leakage Power Attack and Half Select Issue Resilient Split 8T SRAM Cell
    Naz, Syed Farah
    Chawla, Mansi
    Shah, Ambika Prasad
    [J]. 2023 21ST IEEE INTERREGIONAL NEWCAS CONFERENCE, NEWCAS, 2023,
  • [3] An Evaluation of 6T and 8T FinFET SRAM Cell Leakage Currents
    Turi, Michael A.
    Delgado-Frias, Jose G.
    [J]. 2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 523 - 526
  • [4] Leakage Power Attack-Resilient Symmetrical 8T SRAM Cell
    Giterman, Robert
    Vicentowski, Maoz
    Levi, Itamar
    Weizman, Yoav
    Keren, Osnat
    Fish, Alexander
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (10) : 2180 - 2184
  • [5] Power Optimizaton in 8T SRAM Cell
    Dnyaneshwar, Kakde
    Birgale, L. V.
    [J]. 2016 INTERNATIONAL CONFERENCE ON COMPUTING COMMUNICATION CONTROL AND AUTOMATION (ICCUBEA), 2016,
  • [6] Stability and leakage characteristics of novel conducting PMOS based 8T SRAM cell
    Chung, Yeonbae
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2014, 101 (06) : 831 - 848
  • [7] Area Optimization in 8T SRAM Cell for Low Power Consumption
    Sarker, M. S. Z.
    Hossain, Mokammel
    Hossain, Nozmul
    Rasheduzzaman, Md
    Islam, Md. Ashraful
    [J]. 2015 INTERNATIONAL CONFERENCE ON ELECTRICAL & ELECTRONIC ENGINEERING (ICEEE), 2015, : 117 - 120
  • [8] High Stable and Low Power 8T CNTFET SRAM Cell
    Elangovan, M.
    Gunavathi, K.
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (05)
  • [9] LEAKAGE IMMUNE SINGLE ENDED 8T SRAM CELL FOR ULTRA-LOW POWER MEMORY DESIGN
    Pahuja, Hitesh
    Tyagi, Mintu
    Singh, Balwinder
    Panday, Sudhakar
    [J]. JOURNAL OF ENGINEERING SCIENCE AND TECHNOLOGY, 2019, 14 (02) : 629 - 645
  • [10] A Low Power 8T SRAM Cell Design technique for CNFET
    Kim, Young Bok
    Kim, Yong-Bin
    Lombardi, Fabrizio
    Lee, Young Jun
    [J]. ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 176 - +