Half-selection disturbance free 8T low leakage SRAM cell

被引:15
|
作者
Lorenzo, Rohit [1 ]
Paily, Roy [2 ]
机构
[1] VIT AP Univ, Sch Elect Engn, Amaravati, Andhra Pradesh, India
[2] IIT Guwahati, EEE Dept, Gauhati, Assam, India
关键词
half select; low power; SRAM; SUBTHRESHOLD SRAM; BIT-LINE; VOLTAGE; POWER; OPERATION; DESIGN; ROBUST; LEVEL;
D O I
10.1002/cta.3232
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work presents a robust and low leakage new 8T static random access memory (SRAM) cell without any half-selection disturbance. The proposed cell removes write disturbance by eliminating the trail from supply and ground. Furthermore, it removes the read disturbance by separating the read trail from the storage node. The proposed cell addresses the challenge of half select by using different control signals. The cell achieves low leakage because of virtual ground (VGND), series connected tail transistor, and access series stack transistors. To study the usefulness of the proposed SRAM, it is compared with 6T, 10T, 9T, PG9T, 7T, and 8T SRAM cells. The proposed SRAM minimizes leakage power, write power, and read power by 12.4%, 21.62%, and 29.06%. Furthermore, the proposed cell improves read and write noise margin by 57.19% and 19.96%, respectively, as compared to a conventional 6T SRAM. Again, the write energy consumption lowers to about 43.86x while read energy consumption 28.95x as compared to 10T SRAM.
引用
收藏
页码:1557 / 1575
页数:19
相关论文
共 50 条
  • [21] A disturb decoupled column select 8T SRAM cell
    Ramadurai, Vinod
    Joshi, Rajiv
    Kanj, Rouwaida
    [J]. PROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2007, : 25 - +
  • [22] A Robust 8T FinFET SRAM Cell with Improved Stability for Low Voltage Applications
    Kushwah, C. B.
    Dwivedi, Devesh
    Sathisha, N.
    Rengarajan, Krishnan S.
    [J]. 2016 20TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2016,
  • [23] A Fast Half Adder using 8T SRAM for Computation-in-Memory
    Han, Jaehyeon
    Kim, Youngmin
    [J]. 2021 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS-ASIA (ICCE-ASIA), 2021,
  • [24] IMPACT OF NBTI ON 8T FINFET BASED SRAM CELL
    Tripathi, Bharat
    Saxena, Anugya
    Bhargava, Apeksha
    Shrivas, Arti
    Khandelwal, Saurabh
    Mahor, Vikas
    [J]. 2017 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN SIGNAL PROCESSING AND EMBEDDED SYSTEMS (RISE), 2017, : 362 - 365
  • [25] Modeling and Simulation of High Speed 8T SRAM cell
    Johri, Raj
    Kushwah, Ravindra Singh
    Singh, Raghvendra
    Akashe, Shyam
    [J]. PROCEEDINGS OF SEVENTH INTERNATIONAL CONFERENCE ON BIO-INSPIRED COMPUTING: THEORIES AND APPLICATIONS (BIC-TA 2012), VOL 2, 2013, 202 : 245 - +
  • [26] Novel Asymmetric 8T SRAM Cell with Dynamic Power
    Mo, Yi-Nan
    Hang, Guo-Qiang
    Zhang, Dan-Yan
    [J]. 2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 1480 - 1482
  • [27] OPTIMIZATION OF 8T SRAM BIT-CELL DESIGN
    Wu, Luping
    Wang, Chunhsiung
    Mo, Hongxiang
    [J]. CONFERENCE OF SCIENCE & TECHNOLOGY FOR INTEGRATED CIRCUITS, 2024 CSTIC, 2024,
  • [28] Three-Dimensional Monolithic FinFET-Based 8T SRAM Cell Design for Enhanced Read Time and Low Leakage
    Guler, Abdullah
    Jha, Niraj K.
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2019, 27 (04) : 899 - 912
  • [29] DESIGN OF LOW POWER 8T SRAM WITH SCHMITT TRIGGER LOGIC
    Kumar, A. Kishore
    Somasundareswari, D.
    Duraisamy, V.
    Pradeepa, T. Shunbaga
    [J]. JOURNAL OF ENGINEERING SCIENCE AND TECHNOLOGY, 2014, 9 (06): : 670 - 677
  • [30] Single-ended, robust 8T SRAM cell for low-voltage operation
    Wen, Liang
    Li, Zhentao
    Li, Yong
    [J]. MICROELECTRONICS JOURNAL, 2013, 44 (08) : 718 - 728