Single-ended, robust 8T SRAM cell for low-voltage operation

被引:48
|
作者
Wen, Liang [1 ]
Li, Zhentao [1 ]
Li, Yong [1 ]
机构
[1] Natl Univ Def Technol, Sch Comp, Changsha 410073, Hunan, Peoples R China
基金
中国国家自然科学基金;
关键词
Single-ended (SE) SRAM; Low voltage; Low power; Loop-cutting; SENSE AMPLIFIER; WRITE-ABILITY; NOISE MARGIN; POWER; TECHNOLOGY; READ; ENHANCEMENT; REDUCTION; ARRAY;
D O I
10.1016/j.mejo.2013.04.007
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Recently, an SRAM has been in the development stage, with its objective to withstand the ever-increasing process variations as well as to support ultra-low power applications, even at subthreshold supply voltages. In this paper, a new 8T SRAM cell, which employs a single bitline scheme to perform the write and read operations, is proposed. This scheme enhances the write ability and read stability by cutting off the feedback loop of the inverter pair, thereby eliminating the read and write constraints on the transistor dimensions. Additionally, it efficiently trims down the write power and standby power consumption. The experimental results show that the proposed 8T cell achieves 4.66 x write ability, 2.33 x read noise margin, 28.0% write power reduction, and 3.3 x lower standby power dissipation when compared with a 6T bit-cell at 0.5 V through a Monte Carlo simulation (10,000 times) using the TSMC 65-nm process. Moreover, it also achieves higher process variation tolerance at an ultralow operating voltage. (C) 2013 Elsevier Ltd. All rights reserved.
引用
收藏
页码:718 / 728
页数:11
相关论文
共 50 条
  • [1] Design and analysis of single-ended robust low power 8T SRAM cell
    Gupta, Neha
    Pahuja, Hitesh
    [J]. 4TH INTERNATIONAL CONFERENCE ON ADVANCEMENTS IN ENGINEERING & TECHNOLOGY (ICAET-2016), 2016, 57
  • [2] Single-Ended 8T SRAM cell with high SNM and low power/energy consumption
    Mohagheghi, Javad
    Ebrahimi, Behzad
    Torkzadeh, Pooya
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2023, 110 (10) : 1733 - 1755
  • [3] A Single-Ended With Dynamic Feedback Control 8T Subthreshold SRAM Cell
    Kushwah, C. B.
    Vishvakarma, S. K.
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (01) : 373 - 377
  • [4] Charge recycling 8T SRAM design for low voltage robust operation
    Wang, Xu
    Lu, Chao
    Mao, Zhigang
    [J]. AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2016, 70 (01) : 25 - 32
  • [5] A Single-Ended TG Based 8T SRAM Cell With Increased Data Stability and Less Delay
    Tripathy, Dhananjaya
    Manasneha, Tarangini
    Das, Varun
    [J]. 2017 2ND IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2017, : 1282 - 1285
  • [6] A Double-Feedback 8T SRAM Bitcell for Low-Voltage Low-Leakage Operation
    Vaknin, Afik
    Yona, Ortal
    Teman, Adam
    [J]. 2013 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2013,
  • [7] A Robust 8T FinFET SRAM Cell with Improved Stability for Low Voltage Applications
    Kushwah, C. B.
    Dwivedi, Devesh
    Sathisha, N.
    Rengarajan, Krishnan S.
    [J]. 2016 20TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2016,
  • [8] A single-ended low leakage and low voltage 10T SRAM cell with high yield
    Nima Eslami
    Behzad Ebrahimi
    Erfan Shakouri
    Deniz Najafi
    [J]. Analog Integrated Circuits and Signal Processing, 2020, 105 : 263 - 274
  • [9] A single-ended low leakage and low voltage 10T SRAM cell with high yield
    Eslami, Nima
    Ebrahimi, Behzad
    Shakouri, Erfan
    Najafi, Deniz
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2020, 105 (02) : 263 - 274
  • [10] Switching pMOS Sense Amplifier for High-Density Low-Voltage Single-Ended SRAM
    Jeong, Hanwool
    Kim, Taewon
    Kang, Kyoman
    Song, Taejoong
    Kim, Gyuhong
    Won, Hyo-Sig
    Jung, Seong-Ook
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (06) : 1555 - 1563