Challenges for low-power and high-performance chips -: A D&T roundtable

被引:0
|
作者
Partovi, H [1 ]
Soumyanath, K
Sakurai, T
Chuang, CT
Lu, SL
De, V
机构
[1] IBM, TJ Watson Res Ctr, Yorktown Heights, NY 10598 USA
[2] Intels Microcomp Res Labs, Hillsboro, OR USA
[3] Oregon State Univ, Corvallis, OR 97331 USA
[4] Intels Circuit Design Res Lab, Hillsboro, OR USA
[5] Univ Tokyo, Ctr Collaborat Res, Tokyo, Japan
来源
IEEE DESIGN & TEST OF COMPUTERS | 1998年 / 15卷 / 03期
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Microprocessor and other IC performance continues to improve at historic rates, with no visible end in sight for the next 10 years. However, we are starting to encounter a power wall. This is true for high-performance components as well as for low-power chips with a very limited energy budget offered by batteries. We need to find ways to manage power and energy consumption on all Fronts-technology, design, and architecture without compromising performance. Otherwise, we may Face discontinuation of Moore's law for the semiconductor industry in the near future. This would be triggered not by any difficulty in the scaling of process technology bur by formidable barriers posed by packaging and cooling, inefficacy of power delivery, and energy constraints dictated by battery technology, which is advancing at a very lukewarm pace. IEEE Design & Test thanks roundtable participants Ching-Te Chuang (IBM), Shih-Lien Lu (Oregon State Univ.), Krishnamurthy Soumyanath (Inf el), Hamid Partovi (AMD), and Takayasu Sakurai (Univ. of Tokyo). D&T gratefully acknowledges the help of Vivek De (Intel), our moderator; Kaushik Roy (Purdue Univ.), our Roundtable Editor who organized the event; and Yibin Ye (Intel), who acted as our photographer. Special thanks go to the IEEE Computer Society's Test Technology Technical Committee (TTTC) for sponsoring this event and the VLSI Circuits Symposium for hosting it.
引用
收藏
页码:119 / 124
页数:6
相关论文
共 50 条
  • [1] A D&T roundtable -: Testing mixed logic and DRAM chips
    Amerian, MR
    Atwell, WD
    Burgess, I
    Fleeman, GD
    Lepejian, DY
    Zarrinfar, F
    Zorian, Y
    IEEE DESIGN & TEST OF COMPUTERS, 1998, 15 (02): : 86 - 92
  • [2] D&T roundtable:: Power delivery and distribution
    Ning, T
    Svensson, C
    Shanbhag, N
    Nicol, C
    Preston, R
    Gabara, T
    IEEE DESIGN & TEST OF COMPUTERS, 2000, 17 (04): : 98 - 102
  • [3] A D&T roundtable -: Online test
    Levendel, I
    Nicolaidis, M
    Abraham, JA
    Abramovici, M
    Motto, S
    IEEE DESIGN & TEST OF COMPUTERS, 1999, 16 (01): : 80 - 86
  • [4] A D&T roundtable: Hardware software codesign
    Sullivan, JS
    Paulin, P
    Agnew, D
    Nagasamy, V
    Ernst, R
    Yasuura, H
    Harr, RE
    IEEE DESIGN & TEST OF COMPUTERS, 1997, 14 (01): : 75 - 83
  • [5] A D&T roundtable -: Relative effectiveness of tests
    Walther, R
    Nigh, P
    Wu, SL
    Butler, K
    Maxwell, P
    Needham, W
    IEEE DESIGN & TEST OF COMPUTERS, 1998, 15 (01): : 83 - 90
  • [6] Trends and Challenges in Ensuring Security for Low-Power and High-Performance Embedded SoCs
    Rahimi, Parisa
    Singh, Amit Kumar
    Wang, Xiaohang
    Prakash, Alok
    2021 IEEE 14TH INTERNATIONAL SYMPOSIUM ON EMBEDDED MULTICORE/MANY-CORE SYSTEMS-ON-CHIP (MCSOC 2021), 2021, : 226 - 233
  • [7] High-performance low-power FFT cores
    Han, Wei
    Erdogan, Ahmet T.
    Arslan, Tughrul
    Hasan, Mohd.
    ETRI JOURNAL, 2008, 30 (03) : 451 - 460
  • [8] A D&T roundtable: Deep-submicron design
    Ganguly, S
    Mak, TM
    Scheffer, L
    Wolf, W
    Yeager, K
    IEEE DESIGN & TEST OF COMPUTERS, 1996, 13 (02): : 83 - 89
  • [9] Implementing High-Performance, Low-Power Embedded Processors: Challenges and Solutions Designer Track
    Lampaert, Koen
    2012 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2012, : 523 - 523
  • [10] Design of high-performance low-power full adder
    Nehru, K.
    Shanmugam, A.
    INTERNATIONAL JOURNAL OF COMPUTER APPLICATIONS IN TECHNOLOGY, 2014, 49 (02) : 134 - 140