Challenges for low-power and high-performance chips -: A D&T roundtable

被引:0
|
作者
Partovi, H [1 ]
Soumyanath, K
Sakurai, T
Chuang, CT
Lu, SL
De, V
机构
[1] IBM, TJ Watson Res Ctr, Yorktown Heights, NY 10598 USA
[2] Intels Microcomp Res Labs, Hillsboro, OR USA
[3] Oregon State Univ, Corvallis, OR 97331 USA
[4] Intels Circuit Design Res Lab, Hillsboro, OR USA
[5] Univ Tokyo, Ctr Collaborat Res, Tokyo, Japan
来源
IEEE DESIGN & TEST OF COMPUTERS | 1998年 / 15卷 / 03期
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Microprocessor and other IC performance continues to improve at historic rates, with no visible end in sight for the next 10 years. However, we are starting to encounter a power wall. This is true for high-performance components as well as for low-power chips with a very limited energy budget offered by batteries. We need to find ways to manage power and energy consumption on all Fronts-technology, design, and architecture without compromising performance. Otherwise, we may Face discontinuation of Moore's law for the semiconductor industry in the near future. This would be triggered not by any difficulty in the scaling of process technology bur by formidable barriers posed by packaging and cooling, inefficacy of power delivery, and energy constraints dictated by battery technology, which is advancing at a very lukewarm pace. IEEE Design & Test thanks roundtable participants Ching-Te Chuang (IBM), Shih-Lien Lu (Oregon State Univ.), Krishnamurthy Soumyanath (Inf el), Hamid Partovi (AMD), and Takayasu Sakurai (Univ. of Tokyo). D&T gratefully acknowledges the help of Vivek De (Intel), our moderator; Kaushik Roy (Purdue Univ.), our Roundtable Editor who organized the event; and Yibin Ye (Intel), who acted as our photographer. Special thanks go to the IEEE Computer Society's Test Technology Technical Committee (TTTC) for sponsoring this event and the VLSI Circuits Symposium for hosting it.
引用
收藏
页码:119 / 124
页数:6
相关论文
共 50 条
  • [31] A high-performance,low-power ∑△ ADC for digital audio applications
    罗豪
    韩雁
    张泽松
    韩晓霞
    马绍宇
    应鹏
    朱大中
    半导体学报, 2010, 31 (05) : 114 - 120
  • [32] High-performance low-power sensing scheme for nanoscale SRAMs
    Valaee, A.
    Al-Khalili, A. J.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2012, 6 (06): : 406 - 413
  • [33] High-Performance, Low-Power Resonant Clocking Embedded Tutorial
    Guthaus, Matthew R.
    Taskin, Baris
    2012 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2012, : 742 - 745
  • [34] Trends in high-performance, low-power cache memory architectures
    Inoue, Koji
    Moshnyaga, Vasily G.
    Murakami, Kazuaki
    IEICE Transactions on Electronics, 2002, E85-C (02) : 304 - 314
  • [35] A high-performance, low-power complementary coupled BiCMOS circuit
    Leung, WC
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (04) : 610 - 612
  • [36] A High-Performance Low-Power Barrett Modular Multiplier for Cryptosystems
    Zhang, Bo
    Cheng, Zeming
    Pedram, Massoud
    2021 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2021,
  • [37] High-performance low-power approximate Wallace tree multiplier
    Abed, Sa'ed
    Khalil, Yasser
    Modhaffar, Mahdi
    Ahmad, Imtiaz
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2018, 46 (12) : 2334 - 2348
  • [38] Bus encoding for low-power high-performance memory systems
    Chang, N
    Kim, K
    Cho, J
    37TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2000, 2000, : 800 - 805
  • [39] Two New Low-Power and High-Performance Full Adders
    Moaiyeri, Mohammad Hossein
    Mirzaee, Reza Faghih
    Navi, Keivan
    JOURNAL OF COMPUTERS, 2009, 4 (02) : 119 - 126
  • [40] How can we achieve low-power and high-performance?
    Aum, P
    2005 INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, 2005, : 114 - 114