Challenges for low-power and high-performance chips -: A D&T roundtable

被引:0
|
作者
Partovi, H [1 ]
Soumyanath, K
Sakurai, T
Chuang, CT
Lu, SL
De, V
机构
[1] IBM, TJ Watson Res Ctr, Yorktown Heights, NY 10598 USA
[2] Intels Microcomp Res Labs, Hillsboro, OR USA
[3] Oregon State Univ, Corvallis, OR 97331 USA
[4] Intels Circuit Design Res Lab, Hillsboro, OR USA
[5] Univ Tokyo, Ctr Collaborat Res, Tokyo, Japan
来源
IEEE DESIGN & TEST OF COMPUTERS | 1998年 / 15卷 / 03期
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Microprocessor and other IC performance continues to improve at historic rates, with no visible end in sight for the next 10 years. However, we are starting to encounter a power wall. This is true for high-performance components as well as for low-power chips with a very limited energy budget offered by batteries. We need to find ways to manage power and energy consumption on all Fronts-technology, design, and architecture without compromising performance. Otherwise, we may Face discontinuation of Moore's law for the semiconductor industry in the near future. This would be triggered not by any difficulty in the scaling of process technology bur by formidable barriers posed by packaging and cooling, inefficacy of power delivery, and energy constraints dictated by battery technology, which is advancing at a very lukewarm pace. IEEE Design & Test thanks roundtable participants Ching-Te Chuang (IBM), Shih-Lien Lu (Oregon State Univ.), Krishnamurthy Soumyanath (Inf el), Hamid Partovi (AMD), and Takayasu Sakurai (Univ. of Tokyo). D&T gratefully acknowledges the help of Vivek De (Intel), our moderator; Kaushik Roy (Purdue Univ.), our Roundtable Editor who organized the event; and Yibin Ye (Intel), who acted as our photographer. Special thanks go to the IEEE Computer Society's Test Technology Technical Committee (TTTC) for sponsoring this event and the VLSI Circuits Symposium for hosting it.
引用
收藏
页码:119 / 124
页数:6
相关论文
共 50 条
  • [41] Trends in high-performance, low-power cache memory architectures
    Inoue, K
    Moshnyaga, VG
    Murakami, K
    IEICE TRANSACTIONS ON ELECTRONICS, 2002, E85C (02): : 304 - 314
  • [42] Optimization of Overdrive Signoff in High-Performance and Low-Power ICs
    Chan, Tuck-Boon
    Kahng, Andrew B.
    Li, Jiajia
    Nath, Siddhartha
    Park, Bongil
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (08) : 1552 - 1556
  • [43] LOW-POWER DESIGN TECHNIQUES FOR HIGH-PERFORMANCE CMOS ADDERS
    KO, UM
    BALSARA, PT
    LEE, W
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1995, 3 (02) : 327 - 333
  • [44] HMOS-CMOS - A LOW-POWER HIGH-PERFORMANCE TECHNOLOGY
    YU, K
    CHWANG, RJC
    BOHR, MT
    WARKENTIN, PA
    STERN, S
    BERGLUND, CN
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1981, 16 (05) : 454 - 459
  • [45] How can we achieve low-power and high-performance?
    Dao, T
    2005 INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, 2005, : 115 - 115
  • [46] Low-power and high-performance techniques in global interconnect signaling
    Tabrizi, Mohammad Moghaddam
    Masoumi, Nasser
    MICROELECTRONICS JOURNAL, 2009, 40 (10) : 1487 - 1495
  • [47] A High-Performance Low-Power Nanophotonic On-Chip Network
    Li, Zheng
    Wu, Jie
    Shang, Li
    Mickelson, Alan
    Vachharajani, Manish
    Filipovic, Dejan
    Park, Wounjhang
    Sun, Yihe
    ISLPED 09, 2009, : 291 - 294
  • [48] Low-Power, High-Performance Analog Neural Branch Prediction
    Amant, Renee St.
    Jimenez, Daniel A.
    Burger, Doug
    2008 PROCEEDINGS OF THE 41ST ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE: MICRO-41, 2008, : 447 - +
  • [49] How can we achieve low-power and high-performance?
    Khan, A
    2005 INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, 2005, : 113 - 113
  • [50] Session 20 - High-performance low-power wireless receivers
    Tham, Julian
    Lavasani, Hossein Miri
    Proceedings of the Custom Integrated Circuits Conference, 2017, 2017-April