SHA-Less Pipelined ADC With In Situ Background Clock-Skew Calibration

被引:30
|
作者
Huang, Pingli [1 ]
Hsien, Szukang [2 ]
Lu, Victor [3 ]
Wan, Peiyuan [4 ]
Lee, Seung-Chul [1 ]
Liu, Wenbo [5 ]
Chen, Bo-Wei [6 ]
Lee, Yung-Pin [6 ]
Chen, Wen-Tsao [6 ]
Yang, Tzu-Yi [6 ]
Ma, Gin-Kou [6 ]
Chiu, Yun [1 ]
机构
[1] Univ Texas Dallas, Texas Analog Ctr Excellence TxACE, Richardson, TX 75080 USA
[2] Texas Instruments Inc, Sunnyvale, CA 94089 USA
[3] Univ Illinois, Dept Comp Sci, Urbana, IL 61801 USA
[4] Beijing Univ Technol, Beijing 10022, Peoples R China
[5] Broadcom Corp, Irvine, CA 92619 USA
[6] Ind Technol Res Inst, Hsinchu 310, Taiwan
关键词
Multibit pipeline architecture; pipelined analog-to-digital converter (ADC); sample-and-hold amplifier (SHA); sampling clock skew; SHA-less; skew calibration;
D O I
10.1109/JSSC.2011.2151510
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 10-b, 100-MS/s pipelined analog-to-digital converter (ADC) without dedicated front-end sample-and-hold amplifier (SHA) converts from dc to the 12th Nyquist band with in situ, mostly digital background calibration for the clock skew in the 3.5-b front-end stage. The skew information is extracted from the first-stage residue output with two comparators sensing out-of-range errors; a gradient-descent algorithm is used to adaptively adjust the timing of the front-end sub-ADC to synchronize with that of the sample-and-hold (S/H) in the multiplying digital-to-analog converter (MDAC). The prototype ADC, implemented in a 90-nm CMOS process, digitizes inputs up to 610 MHz without skew errors in experiments; in contrast, the same ADC fails at 130 MHz with calibration disabled (with the default sub-ADC sample point set at the midpoint of the delay range). The prototype with calibration circuits fully integrated on chip consumes 12.2 mW and occupies 0.26-mm silicon area, while the calibration circuits dissipate 0.9 mW and occupy 0.01 mm. A 71-dB spurious-free dynamic range (SFDR) and a 55-dB signal-to-noise and distortion ratio (SNDR) were measured with a 20-MHz sine-wave input, and a larger than 55-dB SFDR was measured in the 10th Nyquist band.
引用
收藏
页码:1893 / 1903
页数:11
相关论文
共 50 条
  • [31] Background capacitor mismatch calibration for pipelined ADC
    El-Sankary, K
    Sawan, M
    Proceedings of the 46th IEEE International Midwest Symposium on Circuits & Systems, Vols 1-3, 2003, : 164 - 167
  • [32] A 12-bit 40-MS/s SHA-less pipelined ADC using a front-end RC matching technique
    范明俊
    任俊彦
    舒光华
    过瑶
    李宁
    叶凡
    许俊
    半导体学报, 2011, 32 (01) : 85 - 89
  • [33] A 14-bit 500-MS/s SHA-less Pipelined ADC in 65nm CMOS Technology for Wireless Receiver
    Zhang, Yanhua
    Yang, Lijie
    Dang, Ruirui
    Xu, Zhiwei
    Song, Chunyi
    2018 IEEE 2ND INTERNATIONAL CONFERENCE ON CIRCUITS, SYSTEM AND SIMULATION (ICCSS 2018), 2018, : 91 - 94
  • [34] Design of an SHA-Less Pipeline ADC With Op-Amp Sharing Techniques for MAPS
    Wang, Yongsheng
    Xie, Ziyao
    Liu, Anning
    He, Rui
    Fu, Fangfa
    Niu, Xiaoyang
    Zhao, Chengxin
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2023, 70 (06) : 1040 - 1046
  • [35] A 12-bit 40-MS/s SHA-less pipelined ADC using a front-end RC matching technique
    Fan Mingjun
    Ren Junyan
    Shu Guanghua
    Guo Yao
    Li Ning
    Ye Fan
    Xu Jun
    JOURNAL OF SEMICONDUCTORS, 2011, 32 (01)
  • [36] A CAD-Based Investigation of Clock-Skew Hazards in Pipelined NORA Dynamic Logic Circuits
    Fei Yuan
    Analog Integrated Circuits and Signal Processing, 2004, 40 : 103 - 108
  • [37] A new digital background calibration technique for pipelined ADC
    El-Sankary, K
    Sawan, M
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2004, : 5 - 8
  • [38] Background digital calibration techniques for pipelined ADC's
    Moon, UK
    Song, BS
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1997, 44 (02): : 102 - 109
  • [39] A Digital Blind Background Calibration Algorithm for Pipelined ADC
    Li, Shengjing
    Li, Weitao
    Li, Fule
    Wang, Zhihua
    Zhang, Chun
    2015 IEEE 13TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2015,
  • [40] A 10-bit 40MS/s low power SHA-less pipelined ADC for System-On-Chip Digital TV Application
    Shylu, D. S.
    Moni, D. Jackuline
    Pearlin, T. Renita
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS) 2016, 2016, : 309 - 313