共 50 条
- [31] Background capacitor mismatch calibration for pipelined ADC Proceedings of the 46th IEEE International Midwest Symposium on Circuits & Systems, Vols 1-3, 2003, : 164 - 167
- [33] A 14-bit 500-MS/s SHA-less Pipelined ADC in 65nm CMOS Technology for Wireless Receiver 2018 IEEE 2ND INTERNATIONAL CONFERENCE ON CIRCUITS, SYSTEM AND SIMULATION (ICCSS 2018), 2018, : 91 - 94
- [36] A CAD-Based Investigation of Clock-Skew Hazards in Pipelined NORA Dynamic Logic Circuits Analog Integrated Circuits and Signal Processing, 2004, 40 : 103 - 108
- [37] A new digital background calibration technique for pipelined ADC 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2004, : 5 - 8
- [38] Background digital calibration techniques for pipelined ADC's IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1997, 44 (02): : 102 - 109
- [39] A Digital Blind Background Calibration Algorithm for Pipelined ADC 2015 IEEE 13TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2015,
- [40] A 10-bit 40MS/s low power SHA-less pipelined ADC for System-On-Chip Digital TV Application PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS) 2016, 2016, : 309 - 313