A CAD-Based Investigation of Clock-Skew Hazards in Pipelined NORA Dynamic Logic Circuits

被引:0
|
作者
Fei Yuan
机构
[1] Ryerson University,Department of Electrical and Computer Engineering
关键词
clock skew; NORA; CMOS circuits;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents a detailed analysis of the clock-skew induced hazards in pipelined NORA dynamic circuits. We show that both NP-pipelined and PN-pipelined NORA dynamic circuits are sensitive to clock skew. In addition, by defining positive and negative clock skews, these circuits exhibit distinct clock skew sensitivities. These findings differ from the results given in the original paper in which NORA dynamic circuits were introduced (N. Goncalves and H. Den Man, J. Solid-State Circuits, vol. 18, pp. 261–266, 1983) and those in most text books on this subject. In assessment of these observations, two full adders implemented using PN- and NP-configurations are designed using a 0.35 micron CMOS technology. They are analyzed using Spectre from Cadence Design Systems in the presence of clock skews. Simulation results are presented.
引用
收藏
页码:103 / 108
页数:5
相关论文
共 5 条
  • [1] A CAD-based investigation of clock-skew hazards in pipelined NORA
    Yuan, F
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2004, 40 (01) : 103 - 108
  • [2] An investigation of clock-race conditions in NORA dynamic CMOS circuits
    Puree, G
    Punia, V
    Yuan, F
    CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING 2001, VOLS I AND II, CONFERENCE PROCEEDINGS, 2001, : 595 - 599
  • [3] Row-based body-bias assignment for dynamic thermal clock-skew compensation
    Tenace, Valerio
    Miryala, Sandeep
    Calimera, Andrea
    Macii, Alberto
    Macii, Enrico
    Poncino, Massimo
    MICROELECTRONICS JOURNAL, 2014, 45 (05) : 530 - 538
  • [4] Low clock skew superconductor adiabatic quantum-flux-parametron logic circuits based on grid-distributed blocks
    He, Yuxing
    Ayala, Christopher L.
    Zeng, Yu
    Zou, Xihua
    Yan, Lianshan
    Pan, Wei
    Yoshikawa, Nobuyuki
    SUPERCONDUCTOR SCIENCE & TECHNOLOGY, 2023, 36 (01):
  • [5] Experimental Validation of a Two-Phase Clock Scheme for Fine-Grained Pipelined Circuits Based on Monostable to Bistable Logic Elements
    Nunez, Juan
    Avedillo, Maria J.
    Quintana, Jose M.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (10) : 2238 - 2242