共 50 条
- [41] A 15-bit 20 MS/s SHA-Less Pipelined ADC Achieving 73.7 dB SNDR with Averaging Correlated Level Shifting Technique 2019 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2019,
- [43] A 5GS/s 150mW 10b SHA-Less Pipelined/SAR Hybrid ADC in 28nm CMOS 2015 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2015, 58 : 468 - +
- [45] A 12 Bit 500MS/s SHA-less ADC in 0.18um CMOS 7TH IEEE INTERNATIONAL NANOELECTRONICS CONFERENCE (INEC) 2016, 2016,
- [46] A SHA-less 10-bit 80-MS/s CMOS Pipe lined ADC 2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 1647 - 1649
- [48] Background Self-Calibration Algorithm for Pipelined ADC Using Split ADC Scheme IEICE TRANSACTIONS ON ELECTRONICS, 2011, E94C (07): : 1233 - 1236
- [49] A digital background calibration technique for pipelined ADC using redundant stages Proceedings of the 46th IEEE International Midwest Symposium on Circuits & Systems, Vols 1-3, 2003, : 5 - 8