SHA-Less Pipelined ADC With In Situ Background Clock-Skew Calibration

被引:30
|
作者
Huang, Pingli [1 ]
Hsien, Szukang [2 ]
Lu, Victor [3 ]
Wan, Peiyuan [4 ]
Lee, Seung-Chul [1 ]
Liu, Wenbo [5 ]
Chen, Bo-Wei [6 ]
Lee, Yung-Pin [6 ]
Chen, Wen-Tsao [6 ]
Yang, Tzu-Yi [6 ]
Ma, Gin-Kou [6 ]
Chiu, Yun [1 ]
机构
[1] Univ Texas Dallas, Texas Analog Ctr Excellence TxACE, Richardson, TX 75080 USA
[2] Texas Instruments Inc, Sunnyvale, CA 94089 USA
[3] Univ Illinois, Dept Comp Sci, Urbana, IL 61801 USA
[4] Beijing Univ Technol, Beijing 10022, Peoples R China
[5] Broadcom Corp, Irvine, CA 92619 USA
[6] Ind Technol Res Inst, Hsinchu 310, Taiwan
关键词
Multibit pipeline architecture; pipelined analog-to-digital converter (ADC); sample-and-hold amplifier (SHA); sampling clock skew; SHA-less; skew calibration;
D O I
10.1109/JSSC.2011.2151510
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 10-b, 100-MS/s pipelined analog-to-digital converter (ADC) without dedicated front-end sample-and-hold amplifier (SHA) converts from dc to the 12th Nyquist band with in situ, mostly digital background calibration for the clock skew in the 3.5-b front-end stage. The skew information is extracted from the first-stage residue output with two comparators sensing out-of-range errors; a gradient-descent algorithm is used to adaptively adjust the timing of the front-end sub-ADC to synchronize with that of the sample-and-hold (S/H) in the multiplying digital-to-analog converter (MDAC). The prototype ADC, implemented in a 90-nm CMOS process, digitizes inputs up to 610 MHz without skew errors in experiments; in contrast, the same ADC fails at 130 MHz with calibration disabled (with the default sub-ADC sample point set at the midpoint of the delay range). The prototype with calibration circuits fully integrated on chip consumes 12.2 mW and occupies 0.26-mm silicon area, while the calibration circuits dissipate 0.9 mW and occupy 0.01 mm. A 71-dB spurious-free dynamic range (SFDR) and a 55-dB signal-to-noise and distortion ratio (SNDR) were measured with a 20-MHz sine-wave input, and a larger than 55-dB SFDR was measured in the 10th Nyquist band.
引用
收藏
页码:1893 / 1903
页数:11
相关论文
共 50 条
  • [41] A 15-bit 20 MS/s SHA-Less Pipelined ADC Achieving 73.7 dB SNDR with Averaging Correlated Level Shifting Technique
    Wang, Jia-Ching
    Hung, Tsune-Chih
    Kuo, Tai-Haur
    2019 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2019,
  • [42] Mixed-Signal Clock-Skew Calibration Technique for Time-Interleaved ADCs
    Camarero, David
    Ben Kalaia, Karim
    Naviner, Jean-Francois
    Loumeau, Patrick
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (11) : 3676 - 3687
  • [43] A 5GS/s 150mW 10b SHA-Less Pipelined/SAR Hybrid ADC in 28nm CMOS
    Brandolini, Massimo
    Shin, Young
    Raviprakash, Karthik
    Wang, Tao
    Wu, Rong
    Geddada, Hemasundar M.
    Ko, Yen-Jen
    Ding, Yen
    Huang, Chun-Sheng
    Shih, Wei-Ta
    Hsieh, Ming-Hung
    Chou, Wei-Te
    Li, Tianwei
    Shrivastava, Ayaskant
    Chen, Yi-Chun
    Hung, Juo-Jung
    Cusmai, Giuseppe
    Wu, Jiangfeng
    Zhang, Mo M.
    Unruh, Greg
    Venes, Ardie
    Sen Huang, Hung
    Chen, Chun-Ying
    2015 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2015, 58 : 468 - +
  • [44] Digital background calibration of charge pump based pipelined ADC
    Singh, Anil
    Agarwal, Alpana
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2016, 103 (11) : 1941 - 1953
  • [45] A 12 Bit 500MS/s SHA-less ADC in 0.18um CMOS
    Li, Liang
    Xu, Mingyuan
    Huang, Xingfa
    Shen, Xiaofeng
    Fu, Dongbing
    Chen, Xi
    Pujie
    7TH IEEE INTERNATIONAL NANOELECTRONICS CONFERENCE (INEC) 2016, 2016,
  • [46] A SHA-less 10-bit 80-MS/s CMOS Pipe lined ADC
    Jung, Young-Mok
    Zhe, Jin
    Kwon, Chan-Keun
    Kim, Hoon-Ki
    Kim, Soo-Won
    2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 1647 - 1649
  • [47] A 5 GS/s 150 mW 10 b SHA-Less Pipelined/SAR Hybrid ADC for Direct-Sampling Systems in 28 nm CMOS
    Brandolini, Massimo
    Shin, Young J.
    Raviprakash, Karthik
    Wang, Tao
    Wu, Rong
    Geddada, Hemasundar Mohan
    Ko, Yen-Jen
    Ding, Yen
    Huang, Chun-Sheng
    Shih, Wei-Ta
    Hsieh, Ming-Hung
    Chou, Acer Wei-Te
    Li, Tianwei
    Shrivastava, Ayaskant
    Chen, Dominique Yi-Chun
    Hung, Bryan Juo-Jung
    Cusmai, Giuseppe
    Wu, Jiangfeng
    Zhang, Mo Maggie
    Yao, Yuan
    Unruh, Greg
    Venes, Ardie
    Huang, Hung Sen
    Chen, Chun-Ying
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (12) : 2922 - 2934
  • [48] Background Self-Calibration Algorithm for Pipelined ADC Using Split ADC Scheme
    Yagi, Takuya
    Usui, Kunihiko
    Matsuura, Tatsuji
    Uemori, Satoshi
    Ito, Satoshi
    Tan, Yohei
    Kobayashi, Haruo
    IEICE TRANSACTIONS ON ELECTRONICS, 2011, E94C (07): : 1233 - 1236
  • [49] A digital background calibration technique for pipelined ADC using redundant stages
    Yoo, J
    Lee, E
    Swartzander, EE
    Proceedings of the 46th IEEE International Midwest Symposium on Circuits & Systems, Vols 1-3, 2003, : 5 - 8
  • [50] Digital Background Calibration Techniques for Pipelined ADC Based on Comparator Dithering
    Shi, Longxing
    Zhao, Wei
    Wu, Jianhui
    Chen, Chao
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (04) : 239 - 243