Three-stage nested-Miller-compensated operational amplifiers: Analysis, design, and optimization based on settling time

被引:19
|
作者
Aminzadeh, Hamed [1 ]
机构
[1] Islamic Azad Univ, Shahrood Branch, Dept Elect & Comp Engn, Shahrood, Iran
关键词
amplifiers; analog circuits; switched-capacitor circuits; LOW-DROPOUT REGULATOR; BUFFER;
D O I
10.1002/cta.663
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In analog signal-processing applications, settling performance of the employed operational amplifiers (opamps) is usually of great matter. Under low-voltage environment of modern technologies where only a few transistors are allowed to be stacked, three-stage amplifiers are gaining more interest. Unfortunately, design and optimization of three-stage opamps based on settling time still suffer from lack of a comprehensive analysis of the settling behavior and closed-form relations between settling time/error and other parameters. In this paper, a thorough analysis of the settling response of three-stage nested-Miller-compensated opamps, including linear and non-linear sections, is presented. This analysis leads to a design methodology which determines the circuit requirements for desired settling time/error. Based on settling time, it allows optimizations in power consumption and area. Copyright (C) 2010 John Wiley & Sons, Ltd.
引用
收藏
页码:573 / 587
页数:15
相关论文
共 50 条