Accurate Settling-Time Modeling and Design Procedures for Two-Stage Miller-Compensated Amplifiers for Switched-Capacitor Circuits

被引:25
|
作者
Ruiz-Amaya, Jesus [1 ,2 ]
Delgado-Restituto, Manuel [1 ,2 ]
Rodriguez-Vazquez, Angel [1 ,2 ]
机构
[1] IMSE, CNM, Seville 41012, Spain
[2] Univ Seville, E-41012 Seville, Spain
关键词
Analog circuit design; data converters; design methodology; operational amplifiers; switched-capacitor (SC) circuits; DISTORTION; TOOL;
D O I
10.1109/TCSI.2008.2008509
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present modeling techniques for accurate estimation of settling errors in switched-capacitor (SC) circuits built with Miller-compensated operational transconductance amplifiers (OTAs). One distinctive feature of the proposal is the computation of the impact of signal levels (on both the model parameters and the model structure) as they change during transient evolution. This is achieved by using an event-driven behavioral approach that combines small- and large-signal behavioral descriptions and keeps track of the amplifier state after each clock phase. Also, SC circuits are modeled under closed-loop conditions to guarantee that the results remain close to those obtained by electrical simulation of the actual circuits. Based on these models, which can be regarded as intermediate between the more established small-signal approach and full-fledged simulations, design procedures for dimensioning SC building blocks are presented whose targets are system-level specifications (such as ENOB and SNDR) instead of OTA specifications. The proposed techniques allow to complete top-down model-based designs with 0.3-b accuracy.
引用
收藏
页码:1077 / 1087
页数:11
相关论文
共 20 条
  • [1] Design of two-stage Miller-compensated amplifiers based on an optimized settling model
    Aminzadeh, Hamed
    Danaie, Mohammad
    Lotfi, Reza
    [J]. 20TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: TECHNOLOGY CHALLENGES IN THE NANOELECTRONICS ERA, 2007, : 171 - +
  • [2] Exact design for the settling time of two-stage Miller compensated operational amplifiers
    Gaochong Lv
    Yushun Guo
    [J]. Analog Integrated Circuits and Signal Processing, 2022, 110 : 151 - 163
  • [3] Exact design for the settling time of two-stage Miller compensated operational amplifiers
    Lv, Gaochong
    Guo, Yushun
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2022, 110 (01) : 151 - 163
  • [4] Split-Output Miller-Compensated Two-Stage Amplifiers
    Tan, Min
    Ki, Wing-Hung
    [J]. 2013 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2013,
  • [5] Design of CMOS three-stage amplifiers for fast-settling switched-capacitor circuits
    Golabi, Sajad
    Yavari, Mohammad
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2014, 80 (02) : 195 - 208
  • [6] Design of CMOS three-stage amplifiers for fast-settling switched-capacitor circuits
    Sajad Golabi
    Mohammad Yavari
    [J]. Analog Integrated Circuits and Signal Processing, 2014, 80 : 195 - 208
  • [7] Two-stage OTA design based on settling-time constraints
    Giustolisi, Gianluca
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 469 - 472
  • [8] Design procedure for optimizing the power consumption of two-stage Miller compensated amplifiers in SC circuits
    Ruiz-Amaya, Jesus
    Fernandez-Bootello, J. F.
    Delgado-Restituto, Manuel
    [J]. 2007 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1-3, 2007, : 452 - +
  • [9] Distortion Modeling of Feedback Two-Stage Amplifier Compensated With Miller Capacitor and Nulling Resistor
    Miao, Yingwu
    Zhang, Yuxing
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (01) : 93 - 105
  • [10] SETTLING-TIME-ORIENTED DESIGN PROCEDURE FOR TWO-STAGE AMPLIFIERS WITH CURRENT-BUFFER MILLER COMPENSATION
    Pugliese, Andrea
    Amoroso, Francesco
    Cappuccino, Gregorio
    Cocorullo, Giuseppe
    [J]. REVUE ROUMAINE DES SCIENCES TECHNIQUES-SERIE ELECTROTECHNIQUE ET ENERGETIQUE, 2009, 54 (04): : 375 - 384