Three-stage nested-Miller-compensated operational amplifiers: Analysis, design, and optimization based on settling time

被引:19
|
作者
Aminzadeh, Hamed [1 ]
机构
[1] Islamic Azad Univ, Shahrood Branch, Dept Elect & Comp Engn, Shahrood, Iran
关键词
amplifiers; analog circuits; switched-capacitor circuits; LOW-DROPOUT REGULATOR; BUFFER;
D O I
10.1002/cta.663
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In analog signal-processing applications, settling performance of the employed operational amplifiers (opamps) is usually of great matter. Under low-voltage environment of modern technologies where only a few transistors are allowed to be stacked, three-stage amplifiers are gaining more interest. Unfortunately, design and optimization of three-stage opamps based on settling time still suffer from lack of a comprehensive analysis of the settling behavior and closed-form relations between settling time/error and other parameters. In this paper, a thorough analysis of the settling response of three-stage nested-Miller-compensated opamps, including linear and non-linear sections, is presented. This analysis leads to a design methodology which determines the circuit requirements for desired settling time/error. Based on settling time, it allows optimizations in power consumption and area. Copyright (C) 2010 John Wiley & Sons, Ltd.
引用
收藏
页码:573 / 587
页数:15
相关论文
共 50 条
  • [21] Improved reversed nested miller frequency compensation technique based on current comparator for three-stage amplifiers
    Zaherfekr, Mehdi
    Biabanifard, Ali
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2019, 98 (03) : 633 - 642
  • [22] Settling Time Optimization for Three-Stage CMOS Amplifier Topologies
    Pugliese, Andrea
    Amoroso, Francesco Antonio
    Cappuccino, Gregorio
    Cocorullo, Giuseppe
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (12) : 2569 - 2582
  • [23] Design procedures for three-stage CMOS OTAs with nested-Miller compensation
    Cannizzaro, Salvatore Omar
    Grasso, Alfio Dario
    Mita, Rosario
    Palumbo, Gaetano
    Pennisi, Salvatore
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (05) : 933 - 940
  • [24] Frequency compensation of three-stage operational amplifiers: Sensitivity and robustness analysis
    Ranjbar, Esmaeel
    Danaie, Mohammad
    MICROELECTRONICS JOURNAL, 2017, 66 : 155 - 166
  • [25] Nested Miller Active-Capacitor Frequency Compensation for Low-Power Three-stage Amplifiers
    Ma, H. F.
    Zhou, F.
    EDSSC: 2008 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, 2008, : 21 - 24
  • [26] Multipath Reversed Nested Miller Compensation with Voltage Buffer for Low-Power Three-Stage Amplifiers
    Yan, Zushu
    EDSSC: 2008 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, 2008, : 176 - 179
  • [27] MOSCAP compensation of three-stage operational amplifiers: Sensitivity and robustness, modeling and analysis
    Danaie, Mohammad
    Ranjbar, Esmaeel
    Khanesar, Mojtaba Ahmadieh
    INTEGRATION-THE VLSI JOURNAL, 2018, 62 : 34 - 49
  • [28] Design of CMOS three-stage amplifiers for fast-settling switched-capacitor circuits
    Sajad Golabi
    Mohammad Yavari
    Analog Integrated Circuits and Signal Processing, 2014, 80 : 195 - 208
  • [29] Design of CMOS three-stage amplifiers for fast-settling switched-capacitor circuits
    Golabi, Sajad
    Yavari, Mohammad
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2014, 80 (02) : 195 - 208
  • [30] Design of high-speed two-stage cascode-compensated operational amplifiers based on settling time and open-loop parameters
    Aminzadeh, Hamed
    Danaie, Mohammad
    Lotfi, Reza
    INTEGRATION-THE VLSI JOURNAL, 2008, 41 (02) : 183 - 192