Three-stage nested-Miller-compensated operational amplifiers: Analysis, design, and optimization based on settling time

被引:19
|
作者
Aminzadeh, Hamed [1 ]
机构
[1] Islamic Azad Univ, Shahrood Branch, Dept Elect & Comp Engn, Shahrood, Iran
关键词
amplifiers; analog circuits; switched-capacitor circuits; LOW-DROPOUT REGULATOR; BUFFER;
D O I
10.1002/cta.663
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In analog signal-processing applications, settling performance of the employed operational amplifiers (opamps) is usually of great matter. Under low-voltage environment of modern technologies where only a few transistors are allowed to be stacked, three-stage amplifiers are gaining more interest. Unfortunately, design and optimization of three-stage opamps based on settling time still suffer from lack of a comprehensive analysis of the settling behavior and closed-form relations between settling time/error and other parameters. In this paper, a thorough analysis of the settling response of three-stage nested-Miller-compensated opamps, including linear and non-linear sections, is presented. This analysis leads to a design methodology which determines the circuit requirements for desired settling time/error. Based on settling time, it allows optimizations in power consumption and area. Copyright (C) 2010 John Wiley & Sons, Ltd.
引用
收藏
页码:573 / 587
页数:15
相关论文
共 50 条
  • [41] Design of Three-Stage OTAs from Settling-Time and Slew-Rate Constraints
    Giustolisi, Gianluca
    Palumbo, Gaetano
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [42] Design of low-power single-stage operational amplifiers based on an optimized settling model
    Aminzadeh, Hamed
    Lotfi, Reza
    Mafinezhad, Khalil
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2009, 58 (02) : 153 - 160
  • [43] Design of low-power single-stage operational amplifiers based on an optimized settling model
    Hamed Aminzadeh
    Reza Lotfi
    Khalil Mafinezhad
    Analog Integrated Circuits and Signal Processing, 2009, 58 : 153 - 160
  • [44] Enhanced Compensation for Voltage Regulators Based on Three-Stage CMOS Operational Amplifiers for Large Capacitive Loads
    Zurla, R.
    Cabrini, A.
    Pasotti, M.
    Torelli, G.
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [45] Settling Time Optimization for Three-Stage CMOS Amplifier Topologies (vol 56, pg 2569, 2009)
    Pugliese, Andrea
    Amoroso, Francesco Antonio
    Cappuccino, Gregorio
    Cocorullo, Giuseppe
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (07) : 1812 - 1813
  • [46] SETTLING-TIME-ORIENTED DESIGN PROCEDURE FOR TWO-STAGE AMPLIFIERS WITH CURRENT-BUFFER MILLER COMPENSATION
    Pugliese, Andrea
    Amoroso, Francesco
    Cappuccino, Gregorio
    Cocorullo, Giuseppe
    REVUE ROUMAINE DES SCIENCES TECHNIQUES-SERIE ELECTROTECHNIQUE ET ENERGETIQUE, 2009, 54 (04): : 375 - 384
  • [47] Settling-time-oriented design procedure for two-stage amplifiers with current-buffer Miller compensation
    Pugliese, A.
    Amoroso, F. A.
    Cappuccino, G.
    Cocorullo, G.
    ECCSC 08: 4TH EUROPEAN CONFERENCE ON CIRCUITS AND SYSTEMS FOR COMMUNICATIONS, 2008, : 114 - +
  • [48] Design and Simulation of High Performance Carbon Nanotube based Three Stage Operational Amplifiers
    Nizamuddin, M.
    Loan, Sajad A.
    Abbasi, Shuja A.
    Alamoud, Abdul Rahman M.
    MATERIALS TODAY-PROCEEDINGS, 2016, 3 (02) : 449 - 453
  • [49] Circuit design of a three-stage CMOS amplifier by circuit theory and analysis miller compensation network
    Rezaei, Ilghar
    Soldoozy, Ali
    Mohammad Khani, Amir Ali
    Biabanifard, Ali
    Memories - Materials, Devices, Circuits and Systems, 2023, 6
  • [50] Step-Response Optimization Techniques for Low-Power Three-Stage Operational Amplifiers for Large Capacitive Load Applications
    Marano, Davide
    Palumbo, Gaetano
    Pennisi, Salvatore
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 1949 - 1952