Design of High Performance 8 bit Binary Multiplier using Vedic Multiplication Algorithm with 16 nm technology

被引:0
|
作者
Dey, Koyel [1 ]
Chattopadhyay, Sudipta [1 ]
机构
[1] Jadavpur Univ, Dept Elect & Telecommun Engn, Kolkata, India
关键词
McCMOS technology; 16 nm technology; 65 nm technology; Urdhva Tiryakbhyam sutra; Vedic multiplier; COMPRESSOR;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Vedic mathematics is a system of ancient Indian mathematics, which has a unique technique of solutions based on only 16 sutras or formulae. This technique is very useful for performing tedious mathematical operations at a very fast rate. Motivated by this ancient mathematical system, a high speed low power 8-bit digital multiplier has been proposed in this paper based on Vedic multiplication algorithms with a very efficient low power 16 nm technology. To establish the superiority of the proposed design over the existing techniques, the performance of the designed multiplier has been compared with the performances of the multipliers designed with Multiple Channel CMOS (McCMOS) technology and 65 nm technology. All the simulations have been carried out using T-Spice simulation environment. Simulation results shows that the Power Delay Product of the proposed 8 bit Vedic multiplier using 16nm technology is much lesser as compared to the other technologies as mentioned above and thus outperforms them. The proposed technique will be very useful for designing low power high speed ALU unit in future.
引用
收藏
页数:5
相关论文
共 50 条
  • [1] Design of High Performance 16 bit Multiplier using Vedic Multiplication Algorithm with McCMOS Technique
    Gupta, Radheshyam
    Dhar, Rajdeep
    Baishnab, K. L.
    Mehedi, Jishan
    [J]. 2014 INTERNATIONAL CONFERENCE ON GREEN COMPUTING COMMUNICATION AND ELECTRICAL ENGINEERING (ICGCCEE), 2014,
  • [2] Design of High Performance 8 bit Multiplier using Vedic Multiplication Algorithm with McCMOS Technique
    Kayal, D.
    Mostafa, P.
    Dandapat, A.
    Sarkar, C. K.
    [J]. JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2014, 76 (01): : 1 - 9
  • [3] Design of High Performance 8 bit Multiplier using Vedic Multiplication Algorithm with McCMOS Technique
    D. Kayal
    P. Mostafa
    A. Dandapat
    C. K. Sarkar
    [J]. Journal of Signal Processing Systems, 2014, 76 : 1 - 9
  • [4] Design of High Performance 8 bit Vedic Multiplier using Compressor
    Gupta, Radheshyam
    Dhar, Rajdeep
    Baishnab, K. L.
    Mehedi, Jishan
    [J]. 2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ENGINEERING AND TECHNOLOGY (ICAET), 2014,
  • [5] Design of High Performance 8-bit Vedic Multiplier
    Yogendri
    Gupta, Anil Kumar
    [J]. 2016 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATION AND AUTOMATION (ICACCA 2016), 2016, : 11 - 16
  • [6] Design and Implementation of 64 Bit Multiplier using Vedic Algorithm
    Jais, Amish
    Palsodkar, Prasanna
    [J]. 2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 775 - 779
  • [7] An Efficient Bit Reduction Binary Multiplication Algorithm using Vedic Methods
    Paramasivam, M. E.
    Sabeenian, R. S.
    [J]. 2010 IEEE 2ND INTERNATIONAL ADVANCE COMPUTING CONFERENCE, 2010, : 25 - 28
  • [8] Transistor Level Implementation Of A 8 Bit Multiplier Using Vedic Mathematics in 180nm Technology
    Selvakumari, C.
    Jeyaprakash, M.
    Kavitha, A.
    [J]. PROCEEDINGS OF THE 10TH INDIACOM - 2016 3RD INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT, 2016, : 1514 - 1520
  • [9] Design and implementation of 2bit Vedic multiplier at 16nm using PTL logic
    Sharma, Kshitij
    Garg, Anubhav
    Agrawal, Deepak
    Mehra, Anu
    Singhal, Smita
    [J]. 2018 FOURTH INTERNATIONAL CONFERENCE ON COMPUTING COMMUNICATION CONTROL AND AUTOMATION (ICCUBEA), 2018,
  • [10] Design of Efficient 16-bit Vedic Multiplier
    Chowdary, K. Keshav Sai
    Mourya, K.
    Teja, S. Ravi
    Babu, G. Suresh
    Priya, S. Sridevi Sathya
    [J]. ICSPC'21: 2021 3RD INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATION (ICPSC), 2021, : 214 - 218