共 50 条
- [1] Design of High Performance 16 bit Multiplier using Vedic Multiplication Algorithm with McCMOS Technique [J]. 2014 INTERNATIONAL CONFERENCE ON GREEN COMPUTING COMMUNICATION AND ELECTRICAL ENGINEERING (ICGCCEE), 2014,
- [2] Design of High Performance 8 bit Multiplier using Vedic Multiplication Algorithm with McCMOS Technique [J]. JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2014, 76 (01): : 1 - 9
- [3] Design of High Performance 8 bit Multiplier using Vedic Multiplication Algorithm with McCMOS Technique [J]. Journal of Signal Processing Systems, 2014, 76 : 1 - 9
- [4] Design of High Performance 8 bit Vedic Multiplier using Compressor [J]. 2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ENGINEERING AND TECHNOLOGY (ICAET), 2014,
- [5] Design of High Performance 8-bit Vedic Multiplier [J]. 2016 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATION AND AUTOMATION (ICACCA 2016), 2016, : 11 - 16
- [6] Design and Implementation of 64 Bit Multiplier using Vedic Algorithm [J]. 2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 775 - 779
- [7] An Efficient Bit Reduction Binary Multiplication Algorithm using Vedic Methods [J]. 2010 IEEE 2ND INTERNATIONAL ADVANCE COMPUTING CONFERENCE, 2010, : 25 - 28
- [8] Transistor Level Implementation Of A 8 Bit Multiplier Using Vedic Mathematics in 180nm Technology [J]. PROCEEDINGS OF THE 10TH INDIACOM - 2016 3RD INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT, 2016, : 1514 - 1520
- [9] Design and implementation of 2bit Vedic multiplier at 16nm using PTL logic [J]. 2018 FOURTH INTERNATIONAL CONFERENCE ON COMPUTING COMMUNICATION CONTROL AND AUTOMATION (ICCUBEA), 2018,
- [10] Design of Efficient 16-bit Vedic Multiplier [J]. ICSPC'21: 2021 3RD INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATION (ICPSC), 2021, : 214 - 218