Design of High Performance 8 bit Binary Multiplier using Vedic Multiplication Algorithm with 16 nm technology

被引:0
|
作者
Dey, Koyel [1 ]
Chattopadhyay, Sudipta [1 ]
机构
[1] Jadavpur Univ, Dept Elect & Telecommun Engn, Kolkata, India
关键词
McCMOS technology; 16 nm technology; 65 nm technology; Urdhva Tiryakbhyam sutra; Vedic multiplier; COMPRESSOR;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Vedic mathematics is a system of ancient Indian mathematics, which has a unique technique of solutions based on only 16 sutras or formulae. This technique is very useful for performing tedious mathematical operations at a very fast rate. Motivated by this ancient mathematical system, a high speed low power 8-bit digital multiplier has been proposed in this paper based on Vedic multiplication algorithms with a very efficient low power 16 nm technology. To establish the superiority of the proposed design over the existing techniques, the performance of the designed multiplier has been compared with the performances of the multipliers designed with Multiple Channel CMOS (McCMOS) technology and 65 nm technology. All the simulations have been carried out using T-Spice simulation environment. Simulation results shows that the Power Delay Product of the proposed 8 bit Vedic multiplier using 16nm technology is much lesser as compared to the other technologies as mentioned above and thus outperforms them. The proposed technique will be very useful for designing low power high speed ALU unit in future.
引用
收藏
页数:5
相关论文
共 50 条
  • [21] FPGA Implementation of high speed 8-bit Vedic multiplier using barrel shifter
    Kumar, Pavan U. C. S.
    Goud, Saiprasad A.
    Radhika, A.
    [J]. 2013 INTERNATIONAL CONFERENCE ON ENERGY EFFICIENT TECHNOLOGIES FOR SUSTAINABILITY (ICEETS), 2013,
  • [22] Design of a High performance 4 Bit multiplier using UT algorithm with Domino Logic
    Reddy, N. Lokabharath
    Bassi, Mohinder
    Mishra, Ravi Shankar
    [J]. 7TH IEEE ANNUAL INFORMATION TECHNOLOGY, ELECTRONICS & MOBILE COMMUNICATION CONFERENCE IEEE IEMCON-2016, 2016,
  • [23] Area-Efficient Low PDP 8-bit Vedic Multiplier Design Using Compressors
    Kaur, Harsimranjit
    Prakash, Neelam Rup
    [J]. 2015 2ND INTERNATIONAL CONFERENCE ON RECENT ADVANCES IN ENGINEERING & COMPUTATIONAL SCIENCES (RAECS), 2015,
  • [24] A novel energy efficient 4-bit vedic multiplier using modified GDI approach at 32 nm technology
    Rao, K. Nishanth
    Sudha, D.
    Khalaf, Osamah Ibrahim
    Abdulsaheb, Ghaida Muttasher
    Kumar, Aruru Sai
    Priyanka, S. Siva
    Ouahada, Khmaies
    Hamam, Habib
    [J]. HELIYON, 2024, 10 (10)
  • [25] 16-bit binary multiplication using high radix analog digits
    Mirhassani, Mitra
    Ahmadi, Majid
    Jullien, Graham A.
    [J]. 2006 FORTIETH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1-5, 2006, : 332 - +
  • [26] High Performance Vedic BCD Multiplier and Modified Binary to BCD Converter
    Mehta, Arvind Kumar
    Gupta, Mukesh
    Jain, Vipin
    Kumar, Sudhir
    [J]. 2013 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2013,
  • [27] Design and Implementation of 16 bit systolic multiplier using modular shifting algorithm
    Jayarajkumar, S.
    Sivanandam, K.
    [J]. 2016 Second International Conference on Science Technology Engineering and Management (ICONSTEM), 2016, : 532 - 537
  • [28] Design of 2-Bit Vedic Multiplier Using PTL and CMOS Logic
    Bajaj, Gaurav
    Grover, Kabir
    Mehra, Anu
    Rajput, Sachin Kumar
    [J]. INTELLIGENT COMMUNICATION, CONTROL AND DEVICES, ICICCD 2017, 2018, 624 : 1481 - 1490
  • [29] COMPRESSOR BASED 8x8 BIT VEDIC MULTIPLIER USING REVERSIBLE LOGIC
    Lakshmi, G. Sree
    Fatima, Kaleem
    Madhavi, B. K.
    [J]. PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS) 2016, 2016, : 174 - 178
  • [30] Implementation of Optimized High Performance 4x4 Multiplier using Ancient Vedic Sutra in 45 nm Technology
    Kundu, Diptendu Kumar
    Srimani, Supriyo
    Panda, Saradindu
    Maji, Bansibadan
    [J]. 2014 2ND INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS), 2014,