Design of High Performance 8 bit Binary Multiplier using Vedic Multiplication Algorithm with 16 nm technology

被引:0
|
作者
Dey, Koyel [1 ]
Chattopadhyay, Sudipta [1 ]
机构
[1] Jadavpur Univ, Dept Elect & Telecommun Engn, Kolkata, India
关键词
McCMOS technology; 16 nm technology; 65 nm technology; Urdhva Tiryakbhyam sutra; Vedic multiplier; COMPRESSOR;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Vedic mathematics is a system of ancient Indian mathematics, which has a unique technique of solutions based on only 16 sutras or formulae. This technique is very useful for performing tedious mathematical operations at a very fast rate. Motivated by this ancient mathematical system, a high speed low power 8-bit digital multiplier has been proposed in this paper based on Vedic multiplication algorithms with a very efficient low power 16 nm technology. To establish the superiority of the proposed design over the existing techniques, the performance of the designed multiplier has been compared with the performances of the multipliers designed with Multiple Channel CMOS (McCMOS) technology and 65 nm technology. All the simulations have been carried out using T-Spice simulation environment. Simulation results shows that the Power Delay Product of the proposed 8 bit Vedic multiplier using 16nm technology is much lesser as compared to the other technologies as mentioned above and thus outperforms them. The proposed technique will be very useful for designing low power high speed ALU unit in future.
引用
收藏
页数:5
相关论文
共 50 条
  • [41] Design and Implementation of High Efficiency Vedic Binary Multiplier Circuit based on Squaring Circuits
    Naregal, Karthik
    Hebbar, Pratham K.
    Chandu, Y.
    [J]. 2017 2ND IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2017, : 973 - 977
  • [42] Design of High Speed Vedic Multiplier using Multiplexer based Adder
    Antony, Saji. M.
    Prasanthi, S. Sri Ranjani
    Indu, S.
    Pandey, Rajeshwari
    [J]. 2015 INTERNATIONAL CONFERENCE ON CONTROL COMMUNICATION & COMPUTING INDIA (ICCC), 2015, : 448 - 453
  • [43] VLSI Design of 64bit x 64bit High Performance Multiplier with Redundant Binary Encoding
    Keote, R. S.
    Karule, P. T.
    [J]. 2016 2ND INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATION, & AUTOMATION (ICACCA) (FALL), 2016, : 174 - 179
  • [44] 16 BY 8 BIT DIVIDER USING A MULTIPLIER IN A SUCCESSIVE APPROXIMATION LOOP
    GORNI, S
    [J]. ELECTRONIC ENGINEERING, 1980, 52 (646): : 21 - &
  • [45] Design and analysis of high-speed 8-bit ALU using 18 nm FinFET technology
    N. Shylashree
    B. Venkatesh
    T. M. Saurab
    Tarun Srinivasan
    Vijay Nath
    [J]. Microsystem Technologies, 2019, 25 : 2349 - 2359
  • [46] Vedic Mathematics Based 32-Bit Multiplier Design for High Speed Low Power Processors
    Saha, P.
    Banerjee, A.
    Dandapat, A.
    Bhattacharyya, P.
    [J]. INTERNATIONAL JOURNAL ON SMART SENSING AND INTELLIGENT SYSTEMS, 2011, 4 (02): : 268 - 284
  • [47] A 16x16+32bit multiplication accumulator design adaptable to technology portability
    Lan, JH
    Jia, S
    Chen, ZJ
    Ji, LJ
    [J]. 2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 2094 - 2097
  • [48] A High-Performance Signed-Unsigned Multiplier Using Vedic Mathematics
    Ganjikunta, Ganesh Kumar
    Khan, Sibghatullah, I
    Basha, Mohammed Mahaboob
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2019, 15 (03) : 302 - 308
  • [49] High-density 16/8/4-bit configurable multiplier
    Bermak, A
    Martinez, D
    Noullet, JL
    [J]. IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 1997, 144 (05): : 272 - 276
  • [50] High Speed Energy Efficient ALU Design using Vedic Multiplication Techniques
    Ramalatha, M.
    Dayalan, K. Deena
    Dharani, P.
    Priya, S. Deborah
    [J]. 2009 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTATIONAL TOOLS FOR ENGINEERING APPLICATIONS, 2009, : 601 - +