共 50 条
- [41] Design and Implementation of High Efficiency Vedic Binary Multiplier Circuit based on Squaring Circuits [J]. 2017 2ND IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2017, : 973 - 977
- [42] Design of High Speed Vedic Multiplier using Multiplexer based Adder [J]. 2015 INTERNATIONAL CONFERENCE ON CONTROL COMMUNICATION & COMPUTING INDIA (ICCC), 2015, : 448 - 453
- [43] VLSI Design of 64bit x 64bit High Performance Multiplier with Redundant Binary Encoding [J]. 2016 2ND INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATION, & AUTOMATION (ICACCA) (FALL), 2016, : 174 - 179
- [44] 16 BY 8 BIT DIVIDER USING A MULTIPLIER IN A SUCCESSIVE APPROXIMATION LOOP [J]. ELECTRONIC ENGINEERING, 1980, 52 (646): : 21 - &
- [45] Design and analysis of high-speed 8-bit ALU using 18 nm FinFET technology [J]. Microsystem Technologies, 2019, 25 : 2349 - 2359
- [46] Vedic Mathematics Based 32-Bit Multiplier Design for High Speed Low Power Processors [J]. INTERNATIONAL JOURNAL ON SMART SENSING AND INTELLIGENT SYSTEMS, 2011, 4 (02): : 268 - 284
- [47] A 16x16+32bit multiplication accumulator design adaptable to technology portability [J]. 2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 2094 - 2097
- [49] High-density 16/8/4-bit configurable multiplier [J]. IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 1997, 144 (05): : 272 - 276
- [50] High Speed Energy Efficient ALU Design using Vedic Multiplication Techniques [J]. 2009 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTATIONAL TOOLS FOR ENGINEERING APPLICATIONS, 2009, : 601 - +