VLSI Design of 64bit x 64bit High Performance Multiplier with Redundant Binary Encoding

被引:0
|
作者
Keote, R. S. [1 ]
Karule, P. T. [1 ]
机构
[1] Yeshwantrao Chavan Coll Engn, Dept Elect Engg, Nagpur, Maharashtra, India
关键词
Conventional Redundant binary Modified Booth encoding; Redundant binary encoding; RB partial product product generator; Redundant binary to normal binary converter;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
For multiplier dominated applications such as digital signal processing, wireless communications, and computer applications, high speed multiplier designs has always been a primary requisite. In this paper a high performance 64x64 bit redundant binary (RB) multiplier have been designed by using recently proposed redundant binary encoding approach to eliminate the error correcting word and a delay efficient parallel prefix Ling adder for final redundant binary to normal binary (RB-NB) conversion. Since redundant binary (RB) representation allows carry-free addition and adaptability, it has been used in 64x64 bit high-performance RB multiplier design for summation of partial product terms. The design of multiplier also reduces redundant partial product accumulation stage when eliminating the error correcting word which improves the complexity and the critical path delay. The performance of RB multiplier design compared with conventional RB modified booth encoding multiplier (CRBMBE). The comparison is based on synthesis result obtained by synthesizing both multiplier architectures targeting a Xilinx FPGA in terms of area and delay analysis.
引用
收藏
页码:174 / 179
页数:6
相关论文
共 50 条
  • [1] Hot side of 64bit processing
    Chapman, Chris
    Electronic Product Design, 1999, 20 (01):
  • [2] A 64bit parallel CMOS adder for high performance processors
    Sun, XG
    Mao, ZG
    Lai, FC
    2002 IEEE ASIA-PACIFIC CONFERENCE ON ASIC PROCEEDINGS, 2002, : 205 - 208
  • [3] 64bit core targets graphics
    Anon
    Electronic Product Design, 2001, 22 (08):
  • [4] DEVELOPING A 64BIT EMBEDDED CPU
    MAYNARD, M
    ELECTRONIC PRODUCT DESIGN, 1995, 16 (04): : 51 - 51
  • [5] 470ps 64bit parallel binary adder
    Park, J
    Ngo, HC
    Silberman, JA
    Dhong, SH
    2000 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2000, : 192 - 193
  • [6] Implementation Of 64Bit High Speed Multiplier For DSP Application-Based On Vedic Mathematics
    Jinesh, S.
    Ramesh, P.
    Thomas, Josmin
    TENCON 2015 - 2015 IEEE REGION 10 CONFERENCE, 2015,
  • [7] Ocer眼中的64bit Celeron D
    考拉
    电脑自做, 2005, (09) : 108 - 112+135
  • [8] 64位蛋糕怎么分?低端CPU进入64bit 时代
    罐头纪念版
    电脑自做, 2005, (08) : 64 - 67