VLSI Design of 64bit x 64bit High Performance Multiplier with Redundant Binary Encoding

被引:0
|
作者
Keote, R. S. [1 ]
Karule, P. T. [1 ]
机构
[1] Yeshwantrao Chavan Coll Engn, Dept Elect Engg, Nagpur, Maharashtra, India
关键词
Conventional Redundant binary Modified Booth encoding; Redundant binary encoding; RB partial product product generator; Redundant binary to normal binary converter;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
For multiplier dominated applications such as digital signal processing, wireless communications, and computer applications, high speed multiplier designs has always been a primary requisite. In this paper a high performance 64x64 bit redundant binary (RB) multiplier have been designed by using recently proposed redundant binary encoding approach to eliminate the error correcting word and a delay efficient parallel prefix Ling adder for final redundant binary to normal binary (RB-NB) conversion. Since redundant binary (RB) representation allows carry-free addition and adaptability, it has been used in 64x64 bit high-performance RB multiplier design for summation of partial product terms. The design of multiplier also reduces redundant partial product accumulation stage when eliminating the error correcting word which improves the complexity and the critical path delay. The performance of RB multiplier design compared with conventional RB modified booth encoding multiplier (CRBMBE). The comparison is based on synthesis result obtained by synthesizing both multiplier architectures targeting a Xilinx FPGA in terms of area and delay analysis.
引用
收藏
页码:174 / 179
页数:6
相关论文
共 50 条
  • [21] An efficient 3-bit-scan multiplier without overlapping bits, and its 64 x 64 bit implementation
    Yu, HS
    Abraham, JA
    ASP-DAC/VLSI DESIGN 2002: 7TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE AND 15TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2002, : 441 - 446
  • [22] A 54x54-bit multiplier with a new Redundant Binary Booth's Encoding
    Besli, N
    Deshmukh, RG
    IEEE CCEC 2002: CANADIAN CONFERENCE ON ELECTRCIAL AND COMPUTER ENGINEERING, VOLS 1-3, CONFERENCE PROCEEDINGS, 2002, : 597 - 602
  • [23] Design and Implementation of 64 Bit Multiplier using Vedic Algorithm
    Jais, Amish
    Palsodkar, Prasanna
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 775 - 779
  • [24] Ocer眼中的64bit(续) E6版Sempron 2600+超频报告
    考拉
    电脑自做, 2005, (11) : 79 - 85
  • [25] Design and Simulation of Enhanced 64-bit Vedic Multiplier
    Naqvi, Syed Zohaib Hassan
    2017 IEEE JORDAN CONFERENCE ON APPLIED ELECTRICAL ENGINEERING AND COMPUTING TECHNOLOGIES (AEECT), 2017,
  • [26] A New Redundant Binary Booth Encoding for Fast 2n-Bit Multiplier Design
    He, Yajuan
    Chang, Chip-Hong
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (06) : 1192 - 1201
  • [27] Design of a Vedic Multiplier based 64-bit Multiplier Accumulator Unit
    Balachandar, Abinav
    Patel, Aniket
    Ramesh, S. R.
    2024 5TH INTERNATIONAL CONFERENCE ON INNOVATIVE TRENDS IN INFORMATION TECHNOLOGY, ICITIIT 2024, 2024,
  • [28] 迎驾64bit双核 新步进 老主板刷BIOS兼容新CPU
    阿亮
    电脑自做, 2005, (09) : 126 - 129
  • [29] Clock and Synchronization Networks for a 3GHz 64bit t ARMv8 8-core SoC
    Ravezzi, L.
    Partovi, H.
    Wang, D.
    Wang, C.
    Cohen, R.
    Ashcraft, M.
    Yeung, A.
    Harvard, Q.
    Homer, R.
    Ngai, J.
    Favor, G.
    PROCEEDINGS OF THE 40TH EUROPEAN SOLID-STATE CIRCUIT CONFERENCE (ESSCIRC 2014), 2014, : 247 - 250