VLSI Design of 64bit x 64bit High Performance Multiplier with Redundant Binary Encoding

被引:0
|
作者
Keote, R. S. [1 ]
Karule, P. T. [1 ]
机构
[1] Yeshwantrao Chavan Coll Engn, Dept Elect Engg, Nagpur, Maharashtra, India
关键词
Conventional Redundant binary Modified Booth encoding; Redundant binary encoding; RB partial product product generator; Redundant binary to normal binary converter;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
For multiplier dominated applications such as digital signal processing, wireless communications, and computer applications, high speed multiplier designs has always been a primary requisite. In this paper a high performance 64x64 bit redundant binary (RB) multiplier have been designed by using recently proposed redundant binary encoding approach to eliminate the error correcting word and a delay efficient parallel prefix Ling adder for final redundant binary to normal binary (RB-NB) conversion. Since redundant binary (RB) representation allows carry-free addition and adaptability, it has been used in 64x64 bit high-performance RB multiplier design for summation of partial product terms. The design of multiplier also reduces redundant partial product accumulation stage when eliminating the error correcting word which improves the complexity and the critical path delay. The performance of RB multiplier design compared with conventional RB modified booth encoding multiplier (CRBMBE). The comparison is based on synthesis result obtained by synthesizing both multiplier architectures targeting a Xilinx FPGA in terms of area and delay analysis.
引用
收藏
页码:174 / 179
页数:6
相关论文
共 50 条
  • [41] A high speed 0.25μm 64-bit CMOS adder design
    Sun, XG
    Mao, ZG
    Lai, FC
    Ye, YZ
    2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 581 - 583
  • [42] 64-bit high-performance power-aware conditional carry adder design
    Cheng, KH
    Cheng, SW
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (06) : 1322 - 1331
  • [43] 8.8-ns 54×54-bit multiplier with high speed redundant binary architecture
    Mitsubishi Electric Corp, Itami, Japan
    IEEE J Solid State Circuits, 6 (773-783):
  • [44] Design of High Performance 8 bit Vedic Multiplier using Compressor
    Gupta, Radheshyam
    Dhar, Rajdeep
    Baishnab, K. L.
    Mehedi, Jishan
    2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ENGINEERING AND TECHNOLOGY (ICAET), 2014,
  • [45] A high-speed energy-efficient 64-bit reconfigurable binary adder
    Perri, S
    Corsonello, P
    Cocorullo, G
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (05) : 939 - 943
  • [46] Design of High Performance 8 bit Binary Multiplier using Vedic Multiplication Algorithm with 16 nm technology
    Dey, Koyel
    Chattopadhyay, Sudipta
    2017 1ST INTERNATIONAL CONFERENCE ON ELECTRONICS, MATERIALS ENGINEERING & NANO-TECHNOLOGY (IEMENTECH), 2017,
  • [47] A high-performance 64-bit adder implemented in output prediction logic
    Sun, S
    McMurchie, L
    Sechen, C
    2001 CONFERENCE ON ADVANCED RESEARCH IN VLSI, PROCEEDINGS, 2001, : 213 - 222
  • [48] Design & Performance Analysis of Area Optimized In BPSK On NCO And High Speed 64 Bit-QAM With Gardner Algorithm
    Ilaiyaraja, R.
    Sedhumadhavan, S.
    PROCEEDINGS OF THE 2018 SECOND INTERNATIONAL CONFERENCE ON INVENTIVE COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES (ICICCT), 2018, : 1940 - 1946
  • [49] Design of a 64-Bit Low-Energy High-Performance Adder using Dynamic Feedthrough Logic
    Chuang, Pierce
    Li, David
    Sachdev, Manoj
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 3038 - 3041
  • [50] SOI-optimized 64-bit high-speed CMOS adder design
    Kim, JJ
    Joshi, R
    Chuang, CT
    Roy, K
    2002 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2002, : 122 - 125