共 50 条
- [41] A high speed 0.25μm 64-bit CMOS adder design 2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 581 - 583
- [43] 8.8-ns 54×54-bit multiplier with high speed redundant binary architecture IEEE J Solid State Circuits, 6 (773-783):
- [44] Design of High Performance 8 bit Vedic Multiplier using Compressor 2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ENGINEERING AND TECHNOLOGY (ICAET), 2014,
- [46] Design of High Performance 8 bit Binary Multiplier using Vedic Multiplication Algorithm with 16 nm technology 2017 1ST INTERNATIONAL CONFERENCE ON ELECTRONICS, MATERIALS ENGINEERING & NANO-TECHNOLOGY (IEMENTECH), 2017,
- [47] A high-performance 64-bit adder implemented in output prediction logic 2001 CONFERENCE ON ADVANCED RESEARCH IN VLSI, PROCEEDINGS, 2001, : 213 - 222
- [48] Design & Performance Analysis of Area Optimized In BPSK On NCO And High Speed 64 Bit-QAM With Gardner Algorithm PROCEEDINGS OF THE 2018 SECOND INTERNATIONAL CONFERENCE ON INVENTIVE COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES (ICICCT), 2018, : 1940 - 1946
- [49] Design of a 64-Bit Low-Energy High-Performance Adder using Dynamic Feedthrough Logic ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 3038 - 3041
- [50] SOI-optimized 64-bit high-speed CMOS adder design 2002 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2002, : 122 - 125