共 50 条
- [1] Design of High Performance 8 bit Multiplier using Vedic Multiplication Algorithm with McCMOS Technique [J]. Journal of Signal Processing Systems, 2014, 76 : 1 - 9
- [2] Design of High Performance 8 bit Multiplier using Vedic Multiplication Algorithm with McCMOS Technique [J]. JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2014, 76 (01): : 1 - 9
- [3] Design of High Performance 8 bit Binary Multiplier using Vedic Multiplication Algorithm with 16 nm technology [J]. 2017 1ST INTERNATIONAL CONFERENCE ON ELECTRONICS, MATERIALS ENGINEERING & NANO-TECHNOLOGY (IEMENTECH), 2017,
- [4] Design of High Performance 8 bit Vedic Multiplier using Compressor [J]. 2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ENGINEERING AND TECHNOLOGY (ICAET), 2014,
- [5] Design and Implementation of 64 Bit Multiplier using Vedic Algorithm [J]. 2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 775 - 779
- [6] Design of High Performance 8-bit Vedic Multiplier [J]. 2016 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATION AND AUTOMATION (ICACCA 2016), 2016, : 11 - 16
- [7] Design of Efficient 16-bit Vedic Multiplier [J]. ICSPC'21: 2021 3RD INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATION (ICPSC), 2021, : 214 - 218
- [8] Design and Optimization of 16x16 Bit Multiplier Using Vedic Mathematics [J]. 2016 INTERNATIONAL CONFERENCE ON AUTOMATIC CONTROL AND DYNAMIC OPTIMIZATION TECHNIQUES (ICACDOT), 2016, : 460 - 464
- [9] Implementation of an Efficient Multiplier Using the Vedic Multiplication Algorithm [J]. 2016 IEEE INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND AUTOMATION (ICCCA), 2016, : 1440 - 1443
- [10] Design and Implementation of 8-bit Vedic Multiplier using mGDI Technique [J]. 2017 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2017, : 1923 - 1927