Design of High Performance 16 bit Multiplier using Vedic Multiplication Algorithm with McCMOS Technique

被引:0
|
作者
Gupta, Radheshyam [1 ]
Dhar, Rajdeep [1 ]
Baishnab, K. L. [1 ]
Mehedi, Jishan [1 ]
机构
[1] Natl Inst Technol Silchar, Dept Elect & Commun, Silchar, India
关键词
Vedic mathematics; Urdhva-Tiryakbhyamsutra; McCMOS (Multiple channel CMOS); ALU (Arithmetic logic unit); Multiplier;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper contain a high speed low power digital multiplier by using advantage of Vedic multiplication algorithms with a very efficient leakage control technique called multiple channel CMOS (Mc CMOS) technology. We have designed 16 bit Vedic multiplier using McCMOS technology and used 65nm and 45nm node technology and comparative simulation results that indicates the performance of the circuit. Vedic mathematics is a ancient Indian mathematics is very useful for doing tedious and cumbersome mathematical calculation at a very fast rate. The Vedic Urdhva-Tiryakbhyam multiplier is approximately 10 times faster performance than the conventional multiplier architecture. Thorough simulations of 16 x 16 digital Vedic multiplier we are using McCMOS Technology which show the Power Delay Product (PDP) is reduced by approximately 75 % compared to the conventional multiplier design. The simulations have been carried out in cadence-spice simulator with 1V power supply. This technique will be very useful for designing low leakage high speed ALU unit.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Design of High Performance 8 bit Multiplier using Vedic Multiplication Algorithm with McCMOS Technique
    D. Kayal
    P. Mostafa
    A. Dandapat
    C. K. Sarkar
    [J]. Journal of Signal Processing Systems, 2014, 76 : 1 - 9
  • [2] Design of High Performance 8 bit Multiplier using Vedic Multiplication Algorithm with McCMOS Technique
    Kayal, D.
    Mostafa, P.
    Dandapat, A.
    Sarkar, C. K.
    [J]. JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2014, 76 (01): : 1 - 9
  • [3] Design of High Performance 8 bit Binary Multiplier using Vedic Multiplication Algorithm with 16 nm technology
    Dey, Koyel
    Chattopadhyay, Sudipta
    [J]. 2017 1ST INTERNATIONAL CONFERENCE ON ELECTRONICS, MATERIALS ENGINEERING & NANO-TECHNOLOGY (IEMENTECH), 2017,
  • [4] Design of High Performance 8 bit Vedic Multiplier using Compressor
    Gupta, Radheshyam
    Dhar, Rajdeep
    Baishnab, K. L.
    Mehedi, Jishan
    [J]. 2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ENGINEERING AND TECHNOLOGY (ICAET), 2014,
  • [5] Design and Implementation of 64 Bit Multiplier using Vedic Algorithm
    Jais, Amish
    Palsodkar, Prasanna
    [J]. 2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 775 - 779
  • [6] Design of High Performance 8-bit Vedic Multiplier
    Yogendri
    Gupta, Anil Kumar
    [J]. 2016 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATION AND AUTOMATION (ICACCA 2016), 2016, : 11 - 16
  • [7] Design of Efficient 16-bit Vedic Multiplier
    Chowdary, K. Keshav Sai
    Mourya, K.
    Teja, S. Ravi
    Babu, G. Suresh
    Priya, S. Sridevi Sathya
    [J]. ICSPC'21: 2021 3RD INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATION (ICPSC), 2021, : 214 - 218
  • [8] Design and Optimization of 16x16 Bit Multiplier Using Vedic Mathematics
    Gadakh, Sheetal N.
    Khade, Amitkumar
    [J]. 2016 INTERNATIONAL CONFERENCE ON AUTOMATIC CONTROL AND DYNAMIC OPTIMIZATION TECHNIQUES (ICACDOT), 2016, : 460 - 464
  • [9] Implementation of an Efficient Multiplier Using the Vedic Multiplication Algorithm
    Gulati, Paras
    Yadav, Harsh
    KumarTaleja, Manoj
    [J]. 2016 IEEE INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND AUTOMATION (ICCCA), 2016, : 1440 - 1443
  • [10] Design and Implementation of 8-bit Vedic Multiplier using mGDI Technique
    Meti, Shashank S.
    Bharath, C. N.
    Kumar, Praveen Y. G.
    Kariyappa, B. S.
    [J]. 2017 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2017, : 1923 - 1927