A Paralleled Greedy LLL Algorithm for 16x16 MIMO Detection

被引:0
|
作者
Chen, Lirui [1 ]
Wang, Yu [1 ]
Xing, Zuocheng [1 ]
Qiu, Shikai [1 ]
Wang, Qinglin [1 ]
Zhang, Yang [1 ]
机构
[1] Natl Univ Def Technol, Changsha, Peoples R China
关键词
K-BEST DETECTOR; LATTICE REDUCTION; COMPLEXITY;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief proposes a paralleled greedy Lenstra-Lenstra-Lovsz (PGLLL) algorithm for 16x16 MIMO detection. First, a paralleled constant-throughput scheme is designed for LLL algorithm. Then, greedy algorithm is adopted on this scheme to select the most urgent iterations for each stage. This selecting criterion outperforms others in that numerous iterations can be concurrently selected to reduce latency, and that the two factors of LLL potential and MIMO detection strategy are comprehensively considered by this criterion to improve biterr-or-rate (BER) performance. Simulation indicates that the PGLLL can realize a comparable performance to the nongreedy algorithm and LLL algorithm with less iterations. Finally, this brief is the first to propose a hardware architecture with greedy LLL algorithm. This architecture is implemented with 65-nm 1P9M CMOS technology, which can work at a maximum frequency of 625 MHz to process 16x16 complex-valued matrices every 16 clocks. The latency is 362 ns. Comparison indicates that the proposed PGLLL architecture is superior to other existing works in terms of throughput and latency performance.
引用
收藏
页数:5
相关论文
共 50 条
  • [41] An Enhanced Fixed-Complexity LLL Algorithm for MIMO Detection
    Wen, Qingsong
    Zhou, Qi
    Ma, Xiaoli
    [J]. 2014 IEEE GLOBAL COMMUNICATIONS CONFERENCE (GLOBECOM 2014), 2014, : 3231 - 3236
  • [42] HARDWARE ARCHITECTURE FOR H.264/AVC INTRA 16X16 FRAME PROCESSING
    Loukil, H.
    Arous, S.
    Werda, I.
    Ben Atitallah, A.
    Kadionik, P.
    Masmoudi, N.
    [J]. 2009 6TH INTERNATIONAL MULTI-CONFERENCE ON SYSTEMS, SIGNALS AND DEVICES, VOLS 1 AND 2, 2009, : 633 - +
  • [43] Structural Stress Analysis of 16x16 InSb Infrared Focal Plane Array with Underfill
    Yu, Qian
    Zhang, Liwen
    Meng, Qingduan
    [J]. FRONTIERS OF MANUFACTURING AND DESIGN SCIENCE II, PTS 1-6, 2012, 121-126 : 4320 - 4324
  • [44] 16x16 Macroblock partition size prediction for H.264 P slices
    You, Jongmin
    Kim, Wonkyun
    Jeong, Jechang
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2006, 52 (04) : 1377 - 1383
  • [45] Hardware Architecture for H.264/AVC INTRA 16X16 Frame Processing
    Loukil, H.
    Arous, S.
    Atitallah, A. Ben
    Kadionik, P.
    Masmoudi, N.
    [J]. DTIS: 2009 4TH IEEE INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA, PROCEEDINGS, 2009, : 82 - +
  • [46] The design of 16x16 wave pipelined multiplier using fan-in equalization technique
    Shim, D
    Kim, W
    [J]. 40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 336 - 339
  • [47] 16X16 OPTICAL STAR COUPLER USING A MIXING BLOCK WITH 2 PERFECT MIRRORS
    UMEKI, K
    AOYAMA, T
    MATSUMURA, F
    DOI, K
    [J]. PROCEEDINGS OF THE SOCIETY OF PHOTO-OPTICAL INSTRUMENTATION ENGINEERS, 1982, 326 : 88 - 93
  • [48] DESIGN AND IMPLEMENTATION OF A TOTALLY SELF-CHECKING 16X16 BIT ARRAY MULTIPLIER
    KANOPOULOS, N
    CARABETTA, JH
    [J]. INTEGRATION-THE VLSI JOURNAL, 1992, 14 (02) : 215 - 228
  • [49] SOI-based 16x16 thermo-optic waveguide switch matrix
    Chen Yuan-Yuan
    Li Yan-Ping
    Sun Fei
    Yang Di
    Chen Shao-Wu
    Yu Jin-Zhong
    [J]. CHINESE PHYSICS LETTERS, 2006, 23 (07) : 1823 - 1825
  • [50] VHDL implementation of 16x16 multiplier using pipelined 16x8 modified Radix-4 booth multiplier
    Tawfeek, Radwa M.
    Elmenyawi, Marwa A.
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2023, 110 (06) : 971 - 985