A Paralleled Greedy LLL Algorithm for 16x16 MIMO Detection

被引:0
|
作者
Chen, Lirui [1 ]
Wang, Yu [1 ]
Xing, Zuocheng [1 ]
Qiu, Shikai [1 ]
Wang, Qinglin [1 ]
Zhang, Yang [1 ]
机构
[1] Natl Univ Def Technol, Changsha, Peoples R China
关键词
K-BEST DETECTOR; LATTICE REDUCTION; COMPLEXITY;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief proposes a paralleled greedy Lenstra-Lenstra-Lovsz (PGLLL) algorithm for 16x16 MIMO detection. First, a paralleled constant-throughput scheme is designed for LLL algorithm. Then, greedy algorithm is adopted on this scheme to select the most urgent iterations for each stage. This selecting criterion outperforms others in that numerous iterations can be concurrently selected to reduce latency, and that the two factors of LLL potential and MIMO detection strategy are comprehensively considered by this criterion to improve biterr-or-rate (BER) performance. Simulation indicates that the PGLLL can realize a comparable performance to the nongreedy algorithm and LLL algorithm with less iterations. Finally, this brief is the first to propose a hardware architecture with greedy LLL algorithm. This architecture is implemented with 65-nm 1P9M CMOS technology, which can work at a maximum frequency of 625 MHz to process 16x16 complex-valued matrices every 16 clocks. The latency is 362 ns. Comparison indicates that the proposed PGLLL architecture is superior to other existing works in terms of throughput and latency performance.
引用
收藏
页数:5
相关论文
共 50 条
  • [21] A 2.89mW 50GOPS 16x16 16-Core MIMO Sphere Decoder in 90nm CMOS
    Yang, Chia-Hsiang
    Markovic, Dejan
    [J]. 2009 PROCEEDINGS OF ESSCIRC, 2009, : 345 - 348
  • [22] Simplified Full-Rate Quasi-Orthogonal STBC for 16x16 Massive MIMO in Rayleigh Fading Channels
    Han, Phyu Phyu
    Chiwinn, Khin Zar
    Sewaiwar, Atul
    Chung, Yeon-Ho
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2015, E98A (08): : 1858 - 1859
  • [23] Simulation of quantum key distribution in a 16x16 optical fiber network
    Lin, HH
    Tsao, SL
    [J]. QUANTUM COMMUNICATIONS AND QUANTUM IMAGING II, 2004, 5551 : 241 - 252
  • [24] A NEW ARCHITECTURE FOR HARDWARE IMPLEMENTATION OF A 16X16 DISCRETE COSINE TRANSFORM
    HSU, CY
    WU, HD
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 1992, 72 (04) : 593 - 603
  • [25] ADVANCED ARCHITECTURE FOR A ONE-CHIP 16X16 DIGITAL SWITCH
    ADRIAENSEN, K
    CLOETENS, L
    GONZE, D
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (07) : 1011 - 1014
  • [26] All-optical 16x16 random packet switching fabric
    Borella, A
    Chiaraluce, F
    [J]. TECHNOLOGY, INFRASTRUCTURE, WDM NETWORKS - NOC '96-III, 1996, : 176 - 183
  • [27] Design and Optimization of 16x16 Bit Multiplier Using Vedic Mathematics
    Gadakh, Sheetal N.
    Khade, Amitkumar
    [J]. 2016 INTERNATIONAL CONFERENCE ON AUTOMATIC CONTROL AND DYNAMIC OPTIMIZATION TECHNIQUES (ICACDOT), 2016, : 460 - 464
  • [28] 16X16 Fast Signed Multiplier Using Booth and Vedic Architecture
    Shing, L. Z.
    Hussin, R.
    Kamarudin, A.
    Mohyar, S. N.
    Taking, S.
    Aziz, M. H. A.
    Ahmad, N.
    [J]. 4TH ELECTRONIC AND GREEN MATERIALS INTERNATIONAL CONFERENCE 2018 (EGM 2018), 2018, 2045
  • [29] MIMO Antenna Array System with Integrated 16x16 Butler Matrix and Power Amplifiers for 28GHz Wireless Communication
    Wang, Xiaozhou
    Laabs, Martin
    Plettermeier, Dirk
    Kosaka, Keishi
    Matsunaga, Yasuhiko
    [J]. 2019 12TH GERMAN MICROWAVE CONFERENCE (GEMIC), 2019, : 127 - 130
  • [30] A 'Stitched' Flexible Light Weight Multilayer 16x16 Antenna Array on LCP
    Chung, David J.
    Bhattacharya, Swapan
    Ponchak, George E.
    Papapolymerou, John
    [J]. 2009 EUROPEAN MICROWAVE CONFERENCE, VOLS 1-3, 2009, : 906 - +