共 50 条
- [31] Etch Modeling for accurate full-chip process proximity correction OPTICAL MICROLITHOGRAPHY XVIII, PTS 1-3, 2005, 5754 : 1202 - 1208
- [33] Redundancy Techniques for SRAM Leakage Reduction in Presence of Within-Die Delay Variation ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 192 - 195
- [34] Predictive focus exposure modeling (FEM) for full-chip lithography OPTICAL MICROLITHOGRAPHY XIX, PTS 1-3, 2006, 6154 : U1103 - U1111
- [35] Adapting Application Mapping to Systematic Within-Die Process Variations on Chip Multiprocessors HIGH PERFORMANCE EMBEDDED ARCHITECTURES AND COMPILERS, PROCEEDINGS, 2009, 5409 : 231 - 247
- [36] Stochastic Thermal Simulation Considering Spatial Correlated Within-Die Process Variations PROCEEDINGS OF THE ASP-DAC 2009: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2009, 2009, : 31 - 36
- [37] Modeling of electromagnetic effects from mask topography at full-chip scale Optical Microlithography XVIII, Pts 1-3, 2005, 5754 : 498 - 505
- [38] Novel full-chip gridless routing considering double-via insertion 43RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2006, 2006, : 755 - +
- [40] Full-chip analysis of leakage power under process variations, including spatial correlations 42ND DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2005, 2005, : 523 - 528