Modeling and estimation of full-chip leakage current considering within-die correlation

被引:14
|
作者
Heloue, Khaled R. [1 ]
Azizi, Navid [1 ]
Najm, Farid N. [1 ]
机构
[1] Univ Toronto, Dept ECE, Toronto, ON, Canada
关键词
statistical analysis; leakage power;
D O I
10.1109/DAC.2007.375131
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
We present an efficient technique for finding the mean and variance of the full-chip leakage of a candidate design, while considering logic-structures and both die-to-die and within-die process variations, and taking into account the spatial correlation due to within-die variations. Our model uses a "random gate" concept to capture high-level characteristics of a candidate chip design, which are sufficient to determine its leakage. We show empirically that, for large gate count, the set of all chip designs that share the same high level characteristics have approximately the same leakage, with very small error. Therefore, our model can be used as either an early or a late estimator of leakage, with high accuracy. In its simplest form, we show that full-chip leakage estimation reduces to finding the area under a scaled version of the within-die channel length auto-correlation function, which can be done in constant time.
引用
收藏
页码:93 / +
页数:2
相关论文
共 50 条
  • [31] Etch Modeling for accurate full-chip process proximity correction
    Beale, DF
    Shiely, JP
    OPTICAL MICROLITHOGRAPHY XVIII, PTS 1-3, 2005, 5754 : 1202 - 1208
  • [32] Modeling of multi-level interconnects for full-chip simulation
    Yoon, S
    Won, T
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2002, 40 (04) : 742 - 748
  • [33] Redundancy Techniques for SRAM Leakage Reduction in Presence of Within-Die Delay Variation
    Goudarzi, Maziar
    Ishihara, Tohru
    ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 192 - 195
  • [34] Predictive focus exposure modeling (FEM) for full-chip lithography
    Chen, Luoqi
    Cao, Yu
    Liu, Hua-Yu
    Shao, Wenjin
    Feng, Mu
    Ye, Jun
    OPTICAL MICROLITHOGRAPHY XIX, PTS 1-3, 2006, 6154 : U1103 - U1111
  • [35] Adapting Application Mapping to Systematic Within-Die Process Variations on Chip Multiprocessors
    Ding, Yang
    Kandemir, Mahmut
    Irwin, Mary Jane
    Raghavan, Padma
    HIGH PERFORMANCE EMBEDDED ARCHITECTURES AND COMPILERS, PROCEEDINGS, 2009, 5409 : 231 - 247
  • [36] Stochastic Thermal Simulation Considering Spatial Correlated Within-Die Process Variations
    Huang, Pei-Yu
    Wu, Jia-Hong
    Lee, Yu-Min
    PROCEEDINGS OF THE ASP-DAC 2009: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2009, 2009, : 31 - 36
  • [37] Modeling of electromagnetic effects from mask topography at full-chip scale
    Adam, K
    Optical Microlithography XVIII, Pts 1-3, 2005, 5754 : 498 - 505
  • [38] Novel full-chip gridless routing considering double-via insertion
    Chen, Huang-Yu
    Chiang, Mei-Fang
    Chang, Yao-Wen
    Chen, Lumdo
    Han, Brian
    43RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2006, 2006, : 755 - +
  • [39] Adaptive body bias for reducing impacts of die-to-die and within-die parameter variations on microprocessor frequency and leakage
    Tschanz, JW
    Kao, JT
    Narendra, SG
    Nair, R
    Antoniadis, DA
    Chandrakasan, AP
    De, V
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (11) : 1396 - 1402
  • [40] Full-chip analysis of leakage power under process variations, including spatial correlations
    Chang, H
    Sapatnekar, SS
    42ND DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2005, 2005, : 523 - 528