Modeling and estimation of full-chip leakage current considering within-die correlation

被引:14
|
作者
Heloue, Khaled R. [1 ]
Azizi, Navid [1 ]
Najm, Farid N. [1 ]
机构
[1] Univ Toronto, Dept ECE, Toronto, ON, Canada
关键词
statistical analysis; leakage power;
D O I
10.1109/DAC.2007.375131
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
We present an efficient technique for finding the mean and variance of the full-chip leakage of a candidate design, while considering logic-structures and both die-to-die and within-die process variations, and taking into account the spatial correlation due to within-die variations. Our model uses a "random gate" concept to capture high-level characteristics of a candidate chip design, which are sufficient to determine its leakage. We show empirically that, for large gate count, the set of all chip designs that share the same high level characteristics have approximately the same leakage, with very small error. Therefore, our model can be used as either an early or a late estimator of leakage, with high accuracy. In its simplest form, we show that full-chip leakage estimation reduces to finding the area under a scaled version of the within-die channel length auto-correlation function, which can be done in constant time.
引用
收藏
页码:93 / +
页数:2
相关论文
共 50 条
  • [41] Efficient Full-Chip Statistical Leakage Analysis Based on Fast Matrix Vector Product
    Gao, Mingzhi
    Ye, Zuochang
    Wang, Yan
    Yu, Zhiping
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2012, 31 (03) : 356 - 369
  • [42] Toshiba, Ponte solutions team up on full-chip VCE modeling
    不详
    SOLID STATE TECHNOLOGY, 2008, 51 (06) : 16 - 20
  • [43] Within-Die Threshold Voltage Variability Estimation Using Reconfigurable Ring Oscillator
    Jain, Poorvi
    Das, Bishnu Prasad
    2017 30TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2017 16TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2017), 2017, : 315 - 320
  • [44] SRAM Leakage Reduction by Row/Column Redundancy Under Random Within-Die Delay Variation
    Goudarzi, Maziar
    Ishihara, Tohru
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (12) : 1660 - 1671
  • [45] Sensitivity-based modeling and methodology for full-chip substrate noise analysis
    Murgai, R
    Reddy, SM
    Miyoshi, T
    Horie, T
    Tahoori, MB
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, : 610 - 615
  • [46] Full-chip leakage analysis in nano-scale technologies: Mechanisms, variation sources, and verification
    Li, Tao
    Zhang, Wenjun
    Yu, Zhiping
    2008 45TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 594 - 599
  • [47] Statistical Analysis of Full-Chip Leakage Power for 65nm CMOS Node and Beyond
    Li, Tao
    Yu, Zhiping
    CHINESE JOURNAL OF ELECTRONICS, 2009, 18 (01): : 20 - 24
  • [48] Advanced Modeling for Full-chip Low-k1 Lithography Simulations
    Liu, Peng
    CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2013 (CSTIC 2013), 2013, 52 (01): : 147 - 161
  • [49] Interconnect electromigration modeling and analysis for nanometer ics: From physics to full-chip
    Tan S.
    Sun Z.
    Sadiqbatcha S.
    1600, Information Processing Society of Japan (13): : 42 - 55
  • [50] Statistical estimation of leakage current considering inter- and intra-die process variation
    Rao, R
    Srivastava, A
    Blaauw, D
    Sylvester, D
    ISLPED'03: PROCEEDINGS OF THE 2003 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2003, : 84 - 89