Modeling and estimation of full-chip leakage current considering within-die correlation

被引:14
|
作者
Heloue, Khaled R. [1 ]
Azizi, Navid [1 ]
Najm, Farid N. [1 ]
机构
[1] Univ Toronto, Dept ECE, Toronto, ON, Canada
关键词
statistical analysis; leakage power;
D O I
10.1109/DAC.2007.375131
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
We present an efficient technique for finding the mean and variance of the full-chip leakage of a candidate design, while considering logic-structures and both die-to-die and within-die process variations, and taking into account the spatial correlation due to within-die variations. Our model uses a "random gate" concept to capture high-level characteristics of a candidate chip design, which are sufficient to determine its leakage. We show empirically that, for large gate count, the set of all chip designs that share the same high level characteristics have approximately the same leakage, with very small error. Therefore, our model can be used as either an early or a late estimator of leakage, with high accuracy. In its simplest form, we show that full-chip leakage estimation reduces to finding the area under a scaled version of the within-die channel length auto-correlation function, which can be done in constant time.
引用
收藏
页码:93 / +
页数:2
相关论文
共 50 条
  • [21] Models for full-chip power dissipation in field programmable gate arrays and the impact of subthreshold leakage current
    Rahman, A
    VLSI'03: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON VLSI, 2003, : 97 - 103
  • [22] Statistical full-chip leakage analysis for manufacturing systems with process variations
    Li, Tao
    Yu, Zhiping
    Qinghua Daxue Xuebao/Journal of Tsinghua University, 2009, 49 (04): : 578 - 580
  • [23] Accurate estimation and modeling of total chip leakage considering inter- & intra-die process variations
    Agarwal, A
    Kang, KY
    Roy, K
    ICCAD-2005: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2005, : 736 - 741
  • [24] Fast Statistical Full-Chip Leakage Analysis for Nanometer VLSI Systems
    Shen, Ruijing
    Tan, Sheldon X. -D.
    Wang, Hai
    Xiong, Jinjun
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2012, 17 (04)
  • [25] Full-chip leakage analysis for 65 nm CMOS technology and beyond
    Xue, Jiying
    Li, Tao
    Deng, Yangdong
    Yu, Zhiping
    INTEGRATION-THE VLSI JOURNAL, 2010, 43 (04) : 353 - 364
  • [26] Statistical Electromigration Analysis of a Chip with the Consideration of a Within-Die Temperature Map
    Sun, Ted
    Mutlu, Ayhan
    Rahman, Mahmud
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 2343 - 2346
  • [27] Machine Learning Based Online Full-Chip Heatmap Estimation
    Sadiqbatcha, Sheriff
    Zhao, Yue
    Zhang, Jinwei
    Amrouch, Hussam
    Henkel, Joerg
    Tan, Sheldon X. -D.
    2020 25TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, ASP-DAC 2020, 2020, : 229 - 234
  • [28] Full-chip interconnect power estimation and simulation considering concurrent repeater and flip-flop insertion
    Liao, WP
    He, L
    ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2003, : 574 - 580
  • [29] Modeling within-Die spatial correlation effects for process-design co-optimization
    Friedberg, P
    Cao, Y
    Cain, J
    Wang, R
    Rabaey, J
    Spanos, C
    6TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2005, : 516 - 521
  • [30] Multilevel full-chip gridless routing considering optical proximity correction
    Chen, Tai-Chen
    Chang, Yao-Wen
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 1160 - 1163