共 50 条
- [21] Models for full-chip power dissipation in field programmable gate arrays and the impact of subthreshold leakage current VLSI'03: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON VLSI, 2003, : 97 - 103
- [22] Statistical full-chip leakage analysis for manufacturing systems with process variations Qinghua Daxue Xuebao/Journal of Tsinghua University, 2009, 49 (04): : 578 - 580
- [23] Accurate estimation and modeling of total chip leakage considering inter- & intra-die process variations ICCAD-2005: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2005, : 736 - 741
- [26] Statistical Electromigration Analysis of a Chip with the Consideration of a Within-Die Temperature Map 2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 2343 - 2346
- [27] Machine Learning Based Online Full-Chip Heatmap Estimation 2020 25TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, ASP-DAC 2020, 2020, : 229 - 234
- [28] Full-chip interconnect power estimation and simulation considering concurrent repeater and flip-flop insertion ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2003, : 574 - 580
- [29] Modeling within-Die spatial correlation effects for process-design co-optimization 6TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2005, : 516 - 521
- [30] Multilevel full-chip gridless routing considering optical proximity correction ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 1160 - 1163